]> git.proxmox.com Git - mirror_edk2.git/blame - OvmfPkg/PlatformPei/Platform.c
OvmfPkg: Prepare OvmfPkg to use the VmgExitLib library
[mirror_edk2.git] / OvmfPkg / PlatformPei / Platform.c
CommitLineData
49ba9447 1/**@file\r
2 Platform PEI driver\r
3\r
a1726e30 4 Copyright (c) 2006 - 2016, Intel Corporation. All rights reserved.<BR>\r
eec7d420 5 Copyright (c) 2011, Andrei Warkentin <andreiw@motorola.com>\r
6\r
b26f0cf9 7 SPDX-License-Identifier: BSD-2-Clause-Patent\r
49ba9447 8\r
9**/\r
10\r
11//\r
12// The package level header files this module uses\r
13//\r
14#include <PiPei.h>\r
15\r
16//\r
17// The Library classes this module consumes\r
18//\r
5133d1f1 19#include <Library/BaseLib.h>\r
49ba9447 20#include <Library/DebugLib.h>\r
21#include <Library/HobLib.h>\r
22#include <Library/IoLib.h>\r
77ba993c 23#include <Library/MemoryAllocationLib.h>\r
24#include <Library/PcdLib.h>\r
49ba9447 25#include <Library/PciLib.h>\r
26#include <Library/PeimEntryPoint.h>\r
9ed65b10 27#include <Library/PeiServicesLib.h>\r
7cdba634 28#include <Library/QemuFwCfgLib.h>\r
687f7521 29#include <Library/QemuFwCfgS3Lib.h>\r
b3c1bc1c 30#include <Library/QemuFwCfgSimpleParserLib.h>\r
49ba9447 31#include <Library/ResourcePublicationLib.h>\r
9ed65b10 32#include <Ppi/MasterBootMode.h>\r
83357313 33#include <IndustryStandard/I440FxPiix4.h>\r
931a0c74 34#include <IndustryStandard/Pci22.h>\r
83357313
LE
35#include <IndustryStandard/Q35MchIch9.h>\r
36#include <IndustryStandard/QemuCpuHotplug.h>\r
97380beb 37#include <OvmfPlatforms.h>\r
49ba9447 38\r
39#include "Platform.h"\r
3ca15914 40#include "Cmos.h"\r
49ba9447 41\r
9ed65b10 42EFI_PEI_PPI_DESCRIPTOR mPpiBootMode[] = {\r
43 {\r
44 EFI_PEI_PPI_DESCRIPTOR_PPI | EFI_PEI_PPI_DESCRIPTOR_TERMINATE_LIST,\r
45 &gEfiPeiMasterBootModePpiGuid,\r
46 NULL\r
47 }\r
48};\r
49\r
50\r
589756c7
PA
51UINT16 mHostBridgeDevId;\r
52\r
979420df
JJ
53EFI_BOOT_MODE mBootMode = BOOT_WITH_FULL_CONFIGURATION;\r
54\r
7cdba634
JJ
55BOOLEAN mS3Supported = FALSE;\r
56\r
45a70db3 57UINT32 mMaxCpuCount;\r
979420df 58\r
49ba9447 59VOID\r
60AddIoMemoryBaseSizeHob (\r
61 EFI_PHYSICAL_ADDRESS MemoryBase,\r
62 UINT64 MemorySize\r
63 )\r
64{\r
991d9563 65 BuildResourceDescriptorHob (\r
66 EFI_RESOURCE_MEMORY_MAPPED_IO,\r
49ba9447 67 EFI_RESOURCE_ATTRIBUTE_PRESENT |\r
68 EFI_RESOURCE_ATTRIBUTE_INITIALIZED |\r
69 EFI_RESOURCE_ATTRIBUTE_UNCACHEABLE |\r
991d9563 70 EFI_RESOURCE_ATTRIBUTE_TESTED,\r
49ba9447 71 MemoryBase,\r
72 MemorySize\r
73 );\r
74}\r
75\r
eec7d420 76VOID\r
77AddReservedMemoryBaseSizeHob (\r
78 EFI_PHYSICAL_ADDRESS MemoryBase,\r
cdef34ec
LE
79 UINT64 MemorySize,\r
80 BOOLEAN Cacheable\r
eec7d420 81 )\r
82{\r
83 BuildResourceDescriptorHob (\r
84 EFI_RESOURCE_MEMORY_RESERVED,\r
85 EFI_RESOURCE_ATTRIBUTE_PRESENT |\r
86 EFI_RESOURCE_ATTRIBUTE_INITIALIZED |\r
87 EFI_RESOURCE_ATTRIBUTE_UNCACHEABLE |\r
cdef34ec
LE
88 (Cacheable ?\r
89 EFI_RESOURCE_ATTRIBUTE_WRITE_COMBINEABLE |\r
90 EFI_RESOURCE_ATTRIBUTE_WRITE_THROUGH_CACHEABLE |\r
91 EFI_RESOURCE_ATTRIBUTE_WRITE_BACK_CACHEABLE :\r
92 0\r
93 ) |\r
eec7d420 94 EFI_RESOURCE_ATTRIBUTE_TESTED,\r
95 MemoryBase,\r
96 MemorySize\r
97 );\r
98}\r
49ba9447 99\r
100VOID\r
101AddIoMemoryRangeHob (\r
102 EFI_PHYSICAL_ADDRESS MemoryBase,\r
103 EFI_PHYSICAL_ADDRESS MemoryLimit\r
104 )\r
105{\r
106 AddIoMemoryBaseSizeHob (MemoryBase, (UINT64)(MemoryLimit - MemoryBase));\r
107}\r
108\r
109\r
110VOID\r
111AddMemoryBaseSizeHob (\r
112 EFI_PHYSICAL_ADDRESS MemoryBase,\r
113 UINT64 MemorySize\r
114 )\r
115{\r
991d9563 116 BuildResourceDescriptorHob (\r
117 EFI_RESOURCE_SYSTEM_MEMORY,\r
49ba9447 118 EFI_RESOURCE_ATTRIBUTE_PRESENT |\r
119 EFI_RESOURCE_ATTRIBUTE_INITIALIZED |\r
120 EFI_RESOURCE_ATTRIBUTE_UNCACHEABLE |\r
121 EFI_RESOURCE_ATTRIBUTE_WRITE_COMBINEABLE |\r
122 EFI_RESOURCE_ATTRIBUTE_WRITE_THROUGH_CACHEABLE |\r
123 EFI_RESOURCE_ATTRIBUTE_WRITE_BACK_CACHEABLE |\r
991d9563 124 EFI_RESOURCE_ATTRIBUTE_TESTED,\r
49ba9447 125 MemoryBase,\r
126 MemorySize\r
127 );\r
128}\r
129\r
130\r
131VOID\r
132AddMemoryRangeHob (\r
133 EFI_PHYSICAL_ADDRESS MemoryBase,\r
134 EFI_PHYSICAL_ADDRESS MemoryLimit\r
135 )\r
136{\r
137 AddMemoryBaseSizeHob (MemoryBase, (UINT64)(MemoryLimit - MemoryBase));\r
138}\r
139\r
c0e10976 140\r
bb6a9a93 141VOID\r
4b455f7b 142MemMapInitialization (\r
bb6a9a93
WL
143 VOID\r
144 )\r
145{\r
32e083c7
LE
146 UINT64 PciIoBase;\r
147 UINT64 PciIoSize;\r
148 RETURN_STATUS PcdStatus;\r
c4df7fd0
LE
149\r
150 PciIoBase = 0xC000;\r
151 PciIoSize = 0x4000;\r
152\r
bb6a9a93
WL
153 //\r
154 // Video memory + Legacy BIOS region\r
155 //\r
156 AddIoMemoryRangeHob (0x0A0000, BASE_1MB);\r
157\r
4b455f7b 158 if (!mXen) {\r
305cd4f7 159 UINT32 TopOfLowRam;\r
7b8fe635 160 UINT64 PciExBarBase;\r
c68d3a69 161 UINT32 PciBase;\r
03845e90 162 UINT32 PciSize;\r
c68d3a69 163\r
305cd4f7 164 TopOfLowRam = GetSystemMemorySizeBelow4gb ();\r
02d6f4ce 165 PciExBarBase = 0;\r
c68d3a69
LE
166 if (mHostBridgeDevId == INTEL_Q35_MCH_DEVICE_ID) {\r
167 //\r
eb4d62b0
LE
168 // The MMCONFIG area is expected to fall between the top of low RAM and\r
169 // the base of the 32-bit PCI host aperture.\r
c68d3a69 170 //\r
7b8fe635 171 PciExBarBase = FixedPcdGet64 (PcdPciExpressBaseAddress);\r
eb4d62b0 172 ASSERT (TopOfLowRam <= PciExBarBase);\r
7b8fe635 173 ASSERT (PciExBarBase <= MAX_UINT32 - SIZE_256MB);\r
eb4d62b0 174 PciBase = (UINT32)(PciExBarBase + SIZE_256MB);\r
c68d3a69 175 } else {\r
49edde15
LE
176 ASSERT (TopOfLowRam <= mQemuUc32Base);\r
177 PciBase = mQemuUc32Base;\r
c68d3a69 178 }\r
49ba9447 179\r
4b455f7b
JJ
180 //\r
181 // address purpose size\r
182 // ------------ -------- -------------------------\r
183 // max(top, 2g) PCI MMIO 0xFC000000 - max(top, 2g)\r
184 // 0xFC000000 gap 44 MB\r
185 // 0xFEC00000 IO-APIC 4 KB\r
186 // 0xFEC01000 gap 1020 KB\r
187 // 0xFED00000 HPET 1 KB\r
90721ba5
PA
188 // 0xFED00400 gap 111 KB\r
189 // 0xFED1C000 gap (PIIX4) / RCRB (ICH9) 16 KB\r
190 // 0xFED20000 gap 896 KB\r
4b455f7b
JJ
191 // 0xFEE00000 LAPIC 1 MB\r
192 //\r
d4534984 193 PciSize = 0xFC000000 - PciBase;\r
03845e90 194 AddIoMemoryBaseSizeHob (PciBase, PciSize);\r
32e083c7
LE
195 PcdStatus = PcdSet64S (PcdPciMmio32Base, PciBase);\r
196 ASSERT_RETURN_ERROR (PcdStatus);\r
197 PcdStatus = PcdSet64S (PcdPciMmio32Size, PciSize);\r
198 ASSERT_RETURN_ERROR (PcdStatus);\r
199\r
4b455f7b
JJ
200 AddIoMemoryBaseSizeHob (0xFEC00000, SIZE_4KB);\r
201 AddIoMemoryBaseSizeHob (0xFED00000, SIZE_1KB);\r
90721ba5
PA
202 if (mHostBridgeDevId == INTEL_Q35_MCH_DEVICE_ID) {\r
203 AddIoMemoryBaseSizeHob (ICH9_ROOT_COMPLEX_BASE, SIZE_16KB);\r
7b8fe635
LE
204 //\r
205 // Note: there should be an\r
206 //\r
207 // AddIoMemoryBaseSizeHob (PciExBarBase, SIZE_256MB);\r
208 //\r
209 // call below, just like the one above for RCBA. However, Linux insists\r
210 // that the MMCONFIG area be marked in the E820 or UEFI memory map as\r
211 // "reserved memory" -- Linux does not content itself with a simple gap\r
212 // in the memory map wherever the MCFG ACPI table points to.\r
213 //\r
214 // This appears to be a safety measure. The PCI Firmware Specification\r
215 // (rev 3.1) says in 4.1.2. "MCFG Table Description": "The resources can\r
216 // *optionally* be returned in [...] EFIGetMemoryMap as reserved memory\r
217 // [...]". (Emphasis added here.)\r
218 //\r
219 // Normally we add memory resource descriptor HOBs in\r
220 // QemuInitializeRam(), and pre-allocate from those with memory\r
221 // allocation HOBs in InitializeRamRegions(). However, the MMCONFIG area\r
222 // is most definitely not RAM; so, as an exception, cover it with\r
223 // uncacheable reserved memory right here.\r
224 //\r
225 AddReservedMemoryBaseSizeHob (PciExBarBase, SIZE_256MB, FALSE);\r
226 BuildMemoryAllocationHob (PciExBarBase, SIZE_256MB,\r
227 EfiReservedMemoryType);\r
90721ba5 228 }\r
4b455f7b 229 AddIoMemoryBaseSizeHob (PcdGet32(PcdCpuLocalApicBaseAddress), SIZE_1MB);\r
bba734ab
LE
230\r
231 //\r
232 // On Q35, the IO Port space is available for PCI resource allocations from\r
233 // 0x6000 up.\r
234 //\r
235 if (mHostBridgeDevId == INTEL_Q35_MCH_DEVICE_ID) {\r
236 PciIoBase = 0x6000;\r
237 PciIoSize = 0xA000;\r
238 ASSERT ((ICH9_PMBASE_VALUE & 0xF000) < PciIoBase);\r
239 }\r
4b455f7b 240 }\r
c4df7fd0
LE
241\r
242 //\r
243 // Add PCI IO Port space available for PCI resource allocations.\r
244 //\r
245 BuildResourceDescriptorHob (\r
246 EFI_RESOURCE_IO,\r
247 EFI_RESOURCE_ATTRIBUTE_PRESENT |\r
248 EFI_RESOURCE_ATTRIBUTE_INITIALIZED,\r
249 PciIoBase,\r
250 PciIoSize\r
251 );\r
32e083c7
LE
252 PcdStatus = PcdSet64S (PcdPciIoBase, PciIoBase);\r
253 ASSERT_RETURN_ERROR (PcdStatus);\r
254 PcdStatus = PcdSet64S (PcdPciIoSize, PciIoSize);\r
255 ASSERT_RETURN_ERROR (PcdStatus);\r
49ba9447 256}\r
257\r
ab081a50
LE
258#define UPDATE_BOOLEAN_PCD_FROM_FW_CFG(TokenName) \\r
259 do { \\r
32e083c7
LE
260 BOOLEAN Setting; \\r
261 RETURN_STATUS PcdStatus; \\r
ab081a50 262 \\r
b3c1bc1c 263 if (!RETURN_ERROR (QemuFwCfgParseBool ( \\r
ab081a50 264 "opt/ovmf/" #TokenName, &Setting))) { \\r
32e083c7
LE
265 PcdStatus = PcdSetBoolS (TokenName, Setting); \\r
266 ASSERT_RETURN_ERROR (PcdStatus); \\r
ab081a50
LE
267 } \\r
268 } while (0)\r
269\r
270VOID\r
271NoexecDxeInitialization (\r
272 VOID\r
273 )\r
274{\r
ab081a50
LE
275 UPDATE_BOOLEAN_PCD_FROM_FW_CFG (PcdSetNxForStack);\r
276}\r
49ba9447 277\r
7b8fe635
LE
278VOID\r
279PciExBarInitialization (\r
280 VOID\r
281 )\r
282{\r
283 union {\r
284 UINT64 Uint64;\r
285 UINT32 Uint32[2];\r
286 } PciExBarBase;\r
287\r
288 //\r
289 // We only support the 256MB size for the MMCONFIG area:\r
290 // 256 buses * 32 devices * 8 functions * 4096 bytes config space.\r
291 //\r
292 // The masks used below enforce the Q35 requirements that the MMCONFIG area\r
293 // be (a) correctly aligned -- here at 256 MB --, (b) located under 64 GB.\r
294 //\r
295 // Note that (b) also ensures that the minimum address width we have\r
296 // determined in AddressWidthInitialization(), i.e., 36 bits, will suffice\r
297 // for DXE's page tables to cover the MMCONFIG area.\r
298 //\r
299 PciExBarBase.Uint64 = FixedPcdGet64 (PcdPciExpressBaseAddress);\r
300 ASSERT ((PciExBarBase.Uint32[1] & MCH_PCIEXBAR_HIGHMASK) == 0);\r
301 ASSERT ((PciExBarBase.Uint32[0] & MCH_PCIEXBAR_LOWMASK) == 0);\r
302\r
303 //\r
304 // Clear the PCIEXBAREN bit first, before programming the high register.\r
305 //\r
306 PciWrite32 (DRAMC_REGISTER_Q35 (MCH_PCIEXBAR_LOW), 0);\r
307\r
308 //\r
309 // Program the high register. Then program the low register, setting the\r
310 // MMCONFIG area size and enabling decoding at once.\r
311 //\r
312 PciWrite32 (DRAMC_REGISTER_Q35 (MCH_PCIEXBAR_HIGH), PciExBarBase.Uint32[1]);\r
313 PciWrite32 (\r
314 DRAMC_REGISTER_Q35 (MCH_PCIEXBAR_LOW),\r
315 PciExBarBase.Uint32[0] | MCH_PCIEXBAR_BUS_FF | MCH_PCIEXBAR_EN\r
316 );\r
317}\r
318\r
49ba9447 319VOID\r
320MiscInitialization (\r
0e20a186 321 VOID\r
49ba9447 322 )\r
323{\r
32e083c7
LE
324 UINTN PmCmd;\r
325 UINTN Pmba;\r
326 UINT32 PmbaAndVal;\r
327 UINT32 PmbaOrVal;\r
328 UINTN AcpiCtlReg;\r
329 UINT8 AcpiEnBit;\r
330 RETURN_STATUS PcdStatus;\r
97380beb 331\r
49ba9447 332 //\r
333 // Disable A20 Mask\r
334 //\r
55cdb67a 335 IoOr8 (0x92, BIT1);\r
49ba9447 336\r
337 //\r
86a14b0a
LE
338 // Build the CPU HOB with guest RAM size dependent address width and 16-bits\r
339 // of IO space. (Side note: unlike other HOBs, the CPU HOB is needed during\r
340 // S3 resume as well, so we build it unconditionally.)\r
49ba9447 341 //\r
86a14b0a 342 BuildCpuHob (mPhysMemAddressWidth, 16);\r
c756b2ab 343\r
97380beb 344 //\r
589756c7 345 // Determine platform type and save Host Bridge DID to PCD\r
97380beb 346 //\r
589756c7 347 switch (mHostBridgeDevId) {\r
97380beb 348 case INTEL_82441_DEVICE_ID:\r
e2ab3f81 349 PmCmd = POWER_MGMT_REGISTER_PIIX4 (PCI_COMMAND_OFFSET);\r
da372167 350 Pmba = POWER_MGMT_REGISTER_PIIX4 (PIIX4_PMBA);\r
1466b76f
LE
351 PmbaAndVal = ~(UINT32)PIIX4_PMBA_MASK;\r
352 PmbaOrVal = PIIX4_PMBA_VALUE;\r
da372167
LE
353 AcpiCtlReg = POWER_MGMT_REGISTER_PIIX4 (PIIX4_PMREGMISC);\r
354 AcpiEnBit = PIIX4_PMREGMISC_PMIOSE;\r
97380beb
GS
355 break;\r
356 case INTEL_Q35_MCH_DEVICE_ID:\r
e2ab3f81 357 PmCmd = POWER_MGMT_REGISTER_Q35 (PCI_COMMAND_OFFSET);\r
bc9d05d6 358 Pmba = POWER_MGMT_REGISTER_Q35 (ICH9_PMBASE);\r
1466b76f
LE
359 PmbaAndVal = ~(UINT32)ICH9_PMBASE_MASK;\r
360 PmbaOrVal = ICH9_PMBASE_VALUE;\r
bc9d05d6
LE
361 AcpiCtlReg = POWER_MGMT_REGISTER_Q35 (ICH9_ACPI_CNTL);\r
362 AcpiEnBit = ICH9_ACPI_CNTL_ACPI_EN;\r
97380beb
GS
363 break;\r
364 default:\r
70d5086c 365 DEBUG ((DEBUG_ERROR, "%a: Unknown Host Bridge Device ID: 0x%04x\n",\r
589756c7 366 __FUNCTION__, mHostBridgeDevId));\r
97380beb
GS
367 ASSERT (FALSE);\r
368 return;\r
369 }\r
32e083c7
LE
370 PcdStatus = PcdSet16S (PcdOvmfHostBridgePciDevId, mHostBridgeDevId);\r
371 ASSERT_RETURN_ERROR (PcdStatus);\r
97380beb 372\r
0e20a186 373 //\r
e2ab3f81
GS
374 // If the appropriate IOspace enable bit is set, assume the ACPI PMBA\r
375 // has been configured (e.g., by Xen) and skip the setup here.\r
376 // This matches the logic in AcpiTimerLibConstructor ().\r
0e20a186 377 //\r
e2ab3f81 378 if ((PciRead8 (AcpiCtlReg) & AcpiEnBit) == 0) {\r
eec7d420 379 //\r
e2ab3f81 380 // The PEI phase should be exited with fully accessibe ACPI PM IO space:\r
931a0c74 381 // 1. set PMBA\r
eec7d420 382 //\r
1466b76f 383 PciAndThenOr32 (Pmba, PmbaAndVal, PmbaOrVal);\r
931a0c74 384\r
385 //\r
386 // 2. set PCICMD/IOSE\r
387 //\r
97380beb 388 PciOr8 (PmCmd, EFI_PCI_COMMAND_IO_SPACE);\r
931a0c74 389\r
390 //\r
e2ab3f81 391 // 3. set ACPI PM IO enable bit (PMREGMISC:PMIOSE or ACPI_CNTL:ACPI_EN)\r
931a0c74 392 //\r
e2ab3f81 393 PciOr8 (AcpiCtlReg, AcpiEnBit);\r
eec7d420 394 }\r
90721ba5
PA
395\r
396 if (mHostBridgeDevId == INTEL_Q35_MCH_DEVICE_ID) {\r
397 //\r
398 // Set Root Complex Register Block BAR\r
399 //\r
400 PciWrite32 (\r
401 POWER_MGMT_REGISTER_Q35 (ICH9_RCBA),\r
402 ICH9_ROOT_COMPLEX_BASE | ICH9_RCBA_EN\r
403 );\r
7b8fe635
LE
404\r
405 //\r
406 // Set PCI Express Register Range Base Address\r
407 //\r
408 PciExBarInitialization ();\r
90721ba5 409 }\r
49ba9447 410}\r
411\r
412\r
9ed65b10 413VOID\r
414BootModeInitialization (\r
8f5ca05b 415 VOID\r
9ed65b10 416 )\r
417{\r
8f5ca05b
LE
418 EFI_STATUS Status;\r
419\r
420 if (CmosRead8 (0xF) == 0xFE) {\r
979420df 421 mBootMode = BOOT_ON_S3_RESUME;\r
8f5ca05b 422 }\r
9be75189 423 CmosWrite8 (0xF, 0x00);\r
667bf1e4 424\r
979420df 425 Status = PeiServicesSetBootMode (mBootMode);\r
667bf1e4 426 ASSERT_EFI_ERROR (Status);\r
427\r
428 Status = PeiServicesInstallPpi (mPpiBootMode);\r
429 ASSERT_EFI_ERROR (Status);\r
9ed65b10 430}\r
431\r
432\r
77ba993c 433VOID\r
434ReserveEmuVariableNvStore (\r
435 )\r
436{\r
437 EFI_PHYSICAL_ADDRESS VariableStore;\r
32e083c7 438 RETURN_STATUS PcdStatus;\r
77ba993c 439\r
440 //\r
441 // Allocate storage for NV variables early on so it will be\r
442 // at a consistent address. Since VM memory is preserved\r
443 // across reboots, this allows the NV variable storage to survive\r
444 // a VM reboot.\r
445 //\r
446 VariableStore =\r
447 (EFI_PHYSICAL_ADDRESS)(UINTN)\r
c9e7907d
LE
448 AllocateRuntimePages (\r
449 EFI_SIZE_TO_PAGES (2 * PcdGet32 (PcdFlashNvStorageFtwSpareSize))\r
27f58ea1 450 );\r
70d5086c 451 DEBUG ((DEBUG_INFO,\r
c9e7907d 452 "Reserved variable store memory: 0x%lX; size: %dkb\n",\r
77ba993c 453 VariableStore,\r
c9e7907d 454 (2 * PcdGet32 (PcdFlashNvStorageFtwSpareSize)) / 1024\r
77ba993c 455 ));\r
32e083c7
LE
456 PcdStatus = PcdSet64S (PcdEmuVariableNvStoreReserved, VariableStore);\r
457 ASSERT_RETURN_ERROR (PcdStatus);\r
77ba993c 458}\r
459\r
460\r
3ca15914 461VOID\r
462DebugDumpCmos (\r
463 VOID\r
464 )\r
465{\r
6394c35a 466 UINT32 Loop;\r
3ca15914 467\r
70d5086c 468 DEBUG ((DEBUG_INFO, "CMOS:\n"));\r
3ca15914 469\r
470 for (Loop = 0; Loop < 0x80; Loop++) {\r
471 if ((Loop % 0x10) == 0) {\r
70d5086c 472 DEBUG ((DEBUG_INFO, "%02x:", Loop));\r
3ca15914 473 }\r
70d5086c 474 DEBUG ((DEBUG_INFO, " %02x", CmosRead8 (Loop)));\r
3ca15914 475 if ((Loop % 0x10) == 0xf) {\r
70d5086c 476 DEBUG ((DEBUG_INFO, "\n"));\r
3ca15914 477 }\r
478 }\r
479}\r
480\r
481\r
5133d1f1
LE
482VOID\r
483S3Verification (\r
484 VOID\r
485 )\r
486{\r
487#if defined (MDE_CPU_X64)\r
488 if (FeaturePcdGet (PcdSmmSmramRequire) && mS3Supported) {\r
70d5086c 489 DEBUG ((DEBUG_ERROR,\r
5133d1f1 490 "%a: S3Resume2Pei doesn't support X64 PEI + SMM yet.\n", __FUNCTION__));\r
70d5086c 491 DEBUG ((DEBUG_ERROR,\r
5133d1f1
LE
492 "%a: Please disable S3 on the QEMU command line (see the README),\n",\r
493 __FUNCTION__));\r
70d5086c 494 DEBUG ((DEBUG_ERROR,\r
5133d1f1
LE
495 "%a: or build OVMF with \"OvmfPkgIa32X64.dsc\".\n", __FUNCTION__));\r
496 ASSERT (FALSE);\r
497 CpuDeadLoop ();\r
498 }\r
499#endif\r
500}\r
501\r
502\r
e0ed7a9b
LE
503VOID\r
504Q35BoardVerification (\r
505 VOID\r
506 )\r
507{\r
508 if (mHostBridgeDevId == INTEL_Q35_MCH_DEVICE_ID) {\r
509 return;\r
510 }\r
511\r
512 DEBUG ((\r
513 DEBUG_ERROR,\r
514 "%a: no TSEG (SMRAM) on host bridge DID=0x%04x; "\r
515 "only DID=0x%04x (Q35) is supported\n",\r
516 __FUNCTION__,\r
517 mHostBridgeDevId,\r
518 INTEL_Q35_MCH_DEVICE_ID\r
519 ));\r
520 ASSERT (FALSE);\r
521 CpuDeadLoop ();\r
522}\r
523\r
524\r
45a70db3 525/**\r
83357313
LE
526 Fetch the boot CPU count and the possible CPU count from QEMU, and expose\r
527 them to UefiCpuPkg modules. Set the mMaxCpuCount variable.\r
45a70db3
LE
528**/\r
529VOID\r
530MaxCpuCountInitialization (\r
531 VOID\r
532 )\r
533{\r
83357313 534 UINT16 BootCpuCount;\r
45a70db3
LE
535 RETURN_STATUS PcdStatus;\r
536\r
45a70db3 537 //\r
83357313 538 // Try to fetch the boot CPU count.\r
45a70db3 539 //\r
83357313
LE
540 QemuFwCfgSelectItem (QemuFwCfgItemSmpCpuCount);\r
541 BootCpuCount = QemuFwCfgRead16 ();\r
542 if (BootCpuCount == 0) {\r
543 //\r
544 // QEMU doesn't report the boot CPU count. (BootCpuCount == 0) will let\r
545 // MpInitLib count APs up to (PcdCpuMaxLogicalProcessorNumber - 1), or\r
546 // until PcdCpuApInitTimeOutInMicroSeconds elapses (whichever is reached\r
547 // first).\r
548 //\r
549 DEBUG ((DEBUG_WARN, "%a: boot CPU count unavailable\n", __FUNCTION__));\r
45a70db3 550 mMaxCpuCount = PcdGet32 (PcdCpuMaxLogicalProcessorNumber);\r
83357313
LE
551 } else {\r
552 //\r
553 // We will expose BootCpuCount to MpInitLib. MpInitLib will count APs up to\r
554 // (BootCpuCount - 1) precisely, regardless of timeout.\r
555 //\r
556 // Now try to fetch the possible CPU count.\r
557 //\r
558 UINTN CpuHpBase;\r
559 UINT32 CmdData2;\r
560\r
561 CpuHpBase = ((mHostBridgeDevId == INTEL_Q35_MCH_DEVICE_ID) ?\r
562 ICH9_CPU_HOTPLUG_BASE : PIIX4_CPU_HOTPLUG_BASE);\r
563\r
564 //\r
565 // If only legacy mode is available in the CPU hotplug register block, or\r
566 // the register block is completely missing, then the writes below are\r
567 // no-ops.\r
568 //\r
569 // 1. Switch the hotplug register block to modern mode.\r
570 //\r
571 IoWrite32 (CpuHpBase + QEMU_CPUHP_W_CPU_SEL, 0);\r
572 //\r
573 // 2. Select a valid CPU for deterministic reading of\r
574 // QEMU_CPUHP_R_CMD_DATA2.\r
575 //\r
576 // CPU#0 is always valid; it is the always present and non-removable\r
577 // BSP.\r
578 //\r
579 IoWrite32 (CpuHpBase + QEMU_CPUHP_W_CPU_SEL, 0);\r
580 //\r
581 // 3. Send a command after which QEMU_CPUHP_R_CMD_DATA2 is specified to\r
582 // read as zero, and which does not invalidate the selector. (The\r
583 // selector may change, but it must not become invalid.)\r
584 //\r
585 // Send QEMU_CPUHP_CMD_GET_PENDING, as it will prove useful later.\r
586 //\r
587 IoWrite8 (CpuHpBase + QEMU_CPUHP_W_CMD, QEMU_CPUHP_CMD_GET_PENDING);\r
588 //\r
589 // 4. Read QEMU_CPUHP_R_CMD_DATA2.\r
590 //\r
591 // If the register block is entirely missing, then this is an unassigned\r
592 // IO read, returning all-bits-one.\r
593 //\r
594 // If only legacy mode is available, then bit#0 stands for CPU#0 in the\r
595 // "CPU present bitmap". CPU#0 is always present.\r
596 //\r
597 // Otherwise, QEMU_CPUHP_R_CMD_DATA2 is either still reserved (returning\r
598 // all-bits-zero), or it is specified to read as zero after the above\r
599 // steps. Both cases confirm modern mode.\r
600 //\r
601 CmdData2 = IoRead32 (CpuHpBase + QEMU_CPUHP_R_CMD_DATA2);\r
602 DEBUG ((DEBUG_VERBOSE, "%a: CmdData2=0x%x\n", __FUNCTION__, CmdData2));\r
603 if (CmdData2 != 0) {\r
604 //\r
605 // QEMU doesn't support the modern CPU hotplug interface. Assume that the\r
606 // possible CPU count equals the boot CPU count (precluding hotplug).\r
607 //\r
608 DEBUG ((DEBUG_WARN, "%a: modern CPU hotplug interface unavailable\n",\r
609 __FUNCTION__));\r
610 mMaxCpuCount = BootCpuCount;\r
611 } else {\r
612 //\r
613 // Grab the possible CPU count from the modern CPU hotplug interface.\r
614 //\r
615 UINT32 Present, Possible, Selected;\r
616\r
617 Present = 0;\r
618 Possible = 0;\r
619\r
620 //\r
621 // We've sent QEMU_CPUHP_CMD_GET_PENDING last; this ensures\r
622 // QEMU_CPUHP_RW_CMD_DATA can now be read usefully. However,\r
623 // QEMU_CPUHP_CMD_GET_PENDING may have selected a CPU with actual pending\r
624 // hotplug events; therefore, select CPU#0 forcibly.\r
625 //\r
626 IoWrite32 (CpuHpBase + QEMU_CPUHP_W_CPU_SEL, Possible);\r
627\r
628 do {\r
629 UINT8 CpuStatus;\r
630\r
631 //\r
632 // Read the status of the currently selected CPU. This will help with a\r
633 // sanity check against "BootCpuCount".\r
634 //\r
635 CpuStatus = IoRead8 (CpuHpBase + QEMU_CPUHP_R_CPU_STAT);\r
636 if ((CpuStatus & QEMU_CPUHP_STAT_ENABLED) != 0) {\r
637 ++Present;\r
638 }\r
639 //\r
640 // Attempt to select the next CPU.\r
641 //\r
642 ++Possible;\r
643 IoWrite32 (CpuHpBase + QEMU_CPUHP_W_CPU_SEL, Possible);\r
644 //\r
645 // If the selection is successful, then the following read will return\r
646 // the selector (which we know is positive at this point). Otherwise,\r
647 // the read will return 0.\r
648 //\r
649 Selected = IoRead32 (CpuHpBase + QEMU_CPUHP_RW_CMD_DATA);\r
650 ASSERT (Selected == Possible || Selected == 0);\r
651 } while (Selected > 0);\r
652\r
653 //\r
654 // Sanity check: fw_cfg and the modern CPU hotplug interface should\r
655 // return the same boot CPU count.\r
656 //\r
657 if (BootCpuCount != Present) {\r
658 DEBUG ((DEBUG_WARN, "%a: QEMU v2.7 reset bug: BootCpuCount=%d "\r
659 "Present=%u\n", __FUNCTION__, BootCpuCount, Present));\r
660 //\r
661 // The handling of QemuFwCfgItemSmpCpuCount, across CPU hotplug plus\r
662 // platform reset (including S3), was corrected in QEMU commit\r
663 // e3cadac073a9 ("pc: fix FW_CFG_NB_CPUS to account for -device added\r
664 // CPUs", 2016-11-16), part of release v2.8.0.\r
665 //\r
666 BootCpuCount = (UINT16)Present;\r
667 }\r
668\r
669 mMaxCpuCount = Possible;\r
670 }\r
45a70db3 671 }\r
83357313
LE
672\r
673 DEBUG ((DEBUG_INFO, "%a: BootCpuCount=%d mMaxCpuCount=%u\n", __FUNCTION__,\r
674 BootCpuCount, mMaxCpuCount));\r
675 ASSERT (BootCpuCount <= mMaxCpuCount);\r
676\r
677 PcdStatus = PcdSet32S (PcdCpuBootLogicalProcessorNumber, BootCpuCount);\r
45a70db3 678 ASSERT_RETURN_ERROR (PcdStatus);\r
83357313 679 PcdStatus = PcdSet32S (PcdCpuMaxLogicalProcessorNumber, mMaxCpuCount);\r
45a70db3 680 ASSERT_RETURN_ERROR (PcdStatus);\r
45a70db3
LE
681}\r
682\r
683\r
49ba9447 684/**\r
685 Perform Platform PEI initialization.\r
686\r
687 @param FileHandle Handle of the file being invoked.\r
688 @param PeiServices Describes the list of possible PEI Services.\r
689\r
690 @return EFI_SUCCESS The PEIM initialized successfully.\r
691\r
692**/\r
693EFI_STATUS\r
694EFIAPI\r
695InitializePlatform (\r
696 IN EFI_PEI_FILE_HANDLE FileHandle,\r
697 IN CONST EFI_PEI_SERVICES **PeiServices\r
698 )\r
699{\r
a1726e30
SZ
700 EFI_STATUS Status;\r
701\r
7707c9fd 702 DEBUG ((DEBUG_INFO, "Platform PEIM Loaded\n"));\r
49ba9447 703\r
3ca15914 704 DebugDumpCmos ();\r
705\r
b98b4941 706 XenDetect ();\r
c7ea55b9 707\r
7cdba634 708 if (QemuFwCfgS3Enabled ()) {\r
70d5086c 709 DEBUG ((DEBUG_INFO, "S3 support was detected on QEMU\n"));\r
7cdba634 710 mS3Supported = TRUE;\r
a1726e30
SZ
711 Status = PcdSetBoolS (PcdAcpiS3Enable, TRUE);\r
712 ASSERT_EFI_ERROR (Status);\r
7cdba634
JJ
713 }\r
714\r
5133d1f1 715 S3Verification ();\r
869b17cc 716 BootModeInitialization ();\r
bc89fe48 717 AddressWidthInitialization ();\r
869b17cc 718\r
d5e06444
LE
719 //\r
720 // Query Host Bridge DID\r
721 //\r
722 mHostBridgeDevId = PciRead16 (OVMF_HOSTBRIDGE_DID);\r
723\r
83357313
LE
724 MaxCpuCountInitialization ();\r
725\r
23bfb5c0 726 if (FeaturePcdGet (PcdSmmSmramRequire)) {\r
e0ed7a9b 727 Q35BoardVerification ();\r
23bfb5c0 728 Q35TsegMbytesInitialization ();\r
73974f80 729 Q35SmramAtDefaultSmbaseInitialization ();\r
23bfb5c0
LE
730 }\r
731\r
f76e9eba
JJ
732 PublishPeiMemory ();\r
733\r
49edde15
LE
734 QemuUc32BaseInitialization ();\r
735\r
2818c158 736 InitializeRamRegions ();\r
49ba9447 737\r
b621bb0a 738 if (mXen) {\r
70d5086c 739 DEBUG ((DEBUG_INFO, "Xen was detected\n"));\r
b98b4941 740 InitializeXen ();\r
c7ea55b9 741 }\r
eec7d420 742\r
bd386eaf 743 if (mBootMode != BOOT_ON_S3_RESUME) {\r
5e167d7e
LE
744 if (!FeaturePcdGet (PcdSmmSmramRequire)) {\r
745 ReserveEmuVariableNvStore ();\r
746 }\r
bd386eaf 747 PeiFvInitialization ();\r
d42fdd6f 748 MemTypeInfoInitialization ();\r
bd386eaf 749 MemMapInitialization ();\r
ab081a50 750 NoexecDxeInitialization ();\r
bd386eaf 751 }\r
49ba9447 752\r
d20ae95a 753 InstallClearCacheCallback ();\r
13b5d743 754 AmdSevInitialize ();\r
0e20a186 755 MiscInitialization ();\r
dbab9949 756 InstallFeatureControlCallback ();\r
49ba9447 757\r
758 return EFI_SUCCESS;\r
759}\r