]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/nvme/host/pci.c
NVMe: Fix namespace removal deadlock
[mirror_ubuntu-bionic-kernel.git] / drivers / nvme / host / pci.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
6eb0d698 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
a0a3408e 15#include <linux/aer.h>
8de05535 16#include <linux/bitops.h>
b60503ba 17#include <linux/blkdev.h>
a4aea562 18#include <linux/blk-mq.h>
42f61420 19#include <linux/cpu.h>
fd63e9ce 20#include <linux/delay.h>
b60503ba
MW
21#include <linux/errno.h>
22#include <linux/fs.h>
23#include <linux/genhd.h>
4cc09e2d 24#include <linux/hdreg.h>
5aff9382 25#include <linux/idr.h>
b60503ba
MW
26#include <linux/init.h>
27#include <linux/interrupt.h>
28#include <linux/io.h>
29#include <linux/kdev_t.h>
1fa6aead 30#include <linux/kthread.h>
b60503ba
MW
31#include <linux/kernel.h>
32#include <linux/mm.h>
33#include <linux/module.h>
34#include <linux/moduleparam.h>
77bf25ea 35#include <linux/mutex.h>
b60503ba 36#include <linux/pci.h>
be7b6275 37#include <linux/poison.h>
c3bfe717 38#include <linux/ptrace.h>
b60503ba
MW
39#include <linux/sched.h>
40#include <linux/slab.h>
e1e5e564 41#include <linux/t10-pi.h>
b60503ba 42#include <linux/types.h>
2f8e2c87 43#include <linux/io-64-nonatomic-lo-hi.h>
1d277a63 44#include <asm/unaligned.h>
797a796a 45
f11bb3e2
CH
46#include "nvme.h"
47
9d43cf64 48#define NVME_Q_DEPTH 1024
d31af0a3 49#define NVME_AQ_DEPTH 256
b60503ba
MW
50#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
51#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
adf68f21
CH
52
53/*
54 * We handle AEN commands ourselves and don't even let the
55 * block layer know about them.
56 */
57#define NVME_NR_AEN_COMMANDS 1
58#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AEN_COMMANDS)
9d43cf64 59
21d34711 60unsigned char admin_timeout = 60;
9d43cf64
KB
61module_param(admin_timeout, byte, 0644);
62MODULE_PARM_DESC(admin_timeout, "timeout in seconds for admin commands");
b60503ba 63
bd67608a
MW
64unsigned char nvme_io_timeout = 30;
65module_param_named(io_timeout, nvme_io_timeout, byte, 0644);
b355084a 66MODULE_PARM_DESC(io_timeout, "timeout in seconds for I/O");
b60503ba 67
5fd4ce1b 68unsigned char shutdown_timeout = 5;
2484f407
DM
69module_param(shutdown_timeout, byte, 0644);
70MODULE_PARM_DESC(shutdown_timeout, "timeout in seconds for controller shutdown");
71
58ffacb5
MW
72static int use_threaded_interrupts;
73module_param(use_threaded_interrupts, int, 0);
74
8ffaadf7
JD
75static bool use_cmb_sqes = true;
76module_param(use_cmb_sqes, bool, 0644);
77MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
78
1fa6aead
MW
79static LIST_HEAD(dev_list);
80static struct task_struct *nvme_thread;
9a6b9458 81static struct workqueue_struct *nvme_workq;
b9afca3e 82static wait_queue_head_t nvme_kthread_wait;
1fa6aead 83
1c63dc66
CH
84struct nvme_dev;
85struct nvme_queue;
b3fffdef 86
4cc06521 87static int nvme_reset(struct nvme_dev *dev);
a0fa9647 88static void nvme_process_cq(struct nvme_queue *nvmeq);
5c8809e6 89static void nvme_remove_dead_ctrl(struct nvme_dev *dev);
a5cdb68c 90static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
d4b4ff8e 91
1c63dc66
CH
92/*
93 * Represents an NVM Express device. Each nvme_dev is a PCI function.
94 */
95struct nvme_dev {
96 struct list_head node;
97 struct nvme_queue **queues;
98 struct blk_mq_tag_set tagset;
99 struct blk_mq_tag_set admin_tagset;
100 u32 __iomem *dbs;
101 struct device *dev;
102 struct dma_pool *prp_page_pool;
103 struct dma_pool *prp_small_pool;
104 unsigned queue_count;
105 unsigned online_queues;
106 unsigned max_qid;
107 int q_depth;
108 u32 db_stride;
1c63dc66
CH
109 struct msix_entry *entry;
110 void __iomem *bar;
1c63dc66 111 struct work_struct reset_work;
1c63dc66 112 struct work_struct scan_work;
5c8809e6 113 struct work_struct remove_work;
77bf25ea 114 struct mutex shutdown_lock;
1c63dc66 115 bool subsystem;
1c63dc66
CH
116 void __iomem *cmb;
117 dma_addr_t cmb_dma_addr;
118 u64 cmb_size;
119 u32 cmbsz;
fd634f41 120 unsigned long flags;
db3cbfff 121
fd634f41 122#define NVME_CTRL_RESETTING 0
646017a6 123#define NVME_CTRL_REMOVING 1
1c63dc66
CH
124
125 struct nvme_ctrl ctrl;
db3cbfff 126 struct completion ioq_wait;
4d115420 127};
1fa6aead 128
1c63dc66
CH
129static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
130{
131 return container_of(ctrl, struct nvme_dev, ctrl);
132}
133
b60503ba
MW
134/*
135 * An NVM Express queue. Each device has at least two (one for admin
136 * commands and one for I/O commands).
137 */
138struct nvme_queue {
139 struct device *q_dmadev;
091b6092 140 struct nvme_dev *dev;
3193f07b 141 char irqname[24]; /* nvme4294967295-65535\0 */
b60503ba
MW
142 spinlock_t q_lock;
143 struct nvme_command *sq_cmds;
8ffaadf7 144 struct nvme_command __iomem *sq_cmds_io;
b60503ba 145 volatile struct nvme_completion *cqes;
42483228 146 struct blk_mq_tags **tags;
b60503ba
MW
147 dma_addr_t sq_dma_addr;
148 dma_addr_t cq_dma_addr;
b60503ba
MW
149 u32 __iomem *q_db;
150 u16 q_depth;
6222d172 151 s16 cq_vector;
b60503ba
MW
152 u16 sq_head;
153 u16 sq_tail;
154 u16 cq_head;
c30341dc 155 u16 qid;
e9539f47
MW
156 u8 cq_phase;
157 u8 cqe_seen;
b60503ba
MW
158};
159
71bd150c
CH
160/*
161 * The nvme_iod describes the data in an I/O, including the list of PRP
162 * entries. You can't see it in this data structure because C doesn't let
f4800d6d 163 * me express that. Use nvme_init_iod to ensure there's enough space
71bd150c
CH
164 * allocated to store the PRP list.
165 */
166struct nvme_iod {
f4800d6d
CH
167 struct nvme_queue *nvmeq;
168 int aborted;
71bd150c 169 int npages; /* In the PRP list. 0 means small pool in use */
71bd150c
CH
170 int nents; /* Used in scatterlist */
171 int length; /* Of data, in bytes */
172 dma_addr_t first_dma;
bf684057 173 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
f4800d6d
CH
174 struct scatterlist *sg;
175 struct scatterlist inline_sg[0];
b60503ba
MW
176};
177
178/*
179 * Check we didin't inadvertently grow the command struct
180 */
181static inline void _nvme_check_size(void)
182{
183 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
184 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
185 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
186 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
187 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 188 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 189 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba
MW
190 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
191 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
192 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
193 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 194 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
b60503ba
MW
195}
196
ac3dd5bd
JA
197/*
198 * Max size of iod being embedded in the request payload
199 */
200#define NVME_INT_PAGES 2
5fd4ce1b 201#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
ac3dd5bd
JA
202
203/*
204 * Will slightly overestimate the number of pages needed. This is OK
205 * as it only leads to a small amount of wasted memory for the lifetime of
206 * the I/O.
207 */
208static int nvme_npages(unsigned size, struct nvme_dev *dev)
209{
5fd4ce1b
CH
210 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
211 dev->ctrl.page_size);
ac3dd5bd
JA
212 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
213}
214
f4800d6d
CH
215static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
216 unsigned int size, unsigned int nseg)
ac3dd5bd 217{
f4800d6d
CH
218 return sizeof(__le64 *) * nvme_npages(size, dev) +
219 sizeof(struct scatterlist) * nseg;
220}
ac3dd5bd 221
f4800d6d
CH
222static unsigned int nvme_cmd_size(struct nvme_dev *dev)
223{
224 return sizeof(struct nvme_iod) +
225 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
ac3dd5bd
JA
226}
227
a4aea562
MB
228static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
229 unsigned int hctx_idx)
e85248e5 230{
a4aea562
MB
231 struct nvme_dev *dev = data;
232 struct nvme_queue *nvmeq = dev->queues[0];
233
42483228
KB
234 WARN_ON(hctx_idx != 0);
235 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
236 WARN_ON(nvmeq->tags);
237
a4aea562 238 hctx->driver_data = nvmeq;
42483228 239 nvmeq->tags = &dev->admin_tagset.tags[0];
a4aea562 240 return 0;
e85248e5
MW
241}
242
4af0e21c
KB
243static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
244{
245 struct nvme_queue *nvmeq = hctx->driver_data;
246
247 nvmeq->tags = NULL;
248}
249
a4aea562
MB
250static int nvme_admin_init_request(void *data, struct request *req,
251 unsigned int hctx_idx, unsigned int rq_idx,
252 unsigned int numa_node)
22404274 253{
a4aea562 254 struct nvme_dev *dev = data;
f4800d6d 255 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a4aea562
MB
256 struct nvme_queue *nvmeq = dev->queues[0];
257
258 BUG_ON(!nvmeq);
f4800d6d 259 iod->nvmeq = nvmeq;
a4aea562 260 return 0;
22404274
KB
261}
262
a4aea562
MB
263static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
264 unsigned int hctx_idx)
b60503ba 265{
a4aea562 266 struct nvme_dev *dev = data;
42483228 267 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
a4aea562 268
42483228
KB
269 if (!nvmeq->tags)
270 nvmeq->tags = &dev->tagset.tags[hctx_idx];
b60503ba 271
42483228 272 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
a4aea562
MB
273 hctx->driver_data = nvmeq;
274 return 0;
b60503ba
MW
275}
276
a4aea562
MB
277static int nvme_init_request(void *data, struct request *req,
278 unsigned int hctx_idx, unsigned int rq_idx,
279 unsigned int numa_node)
b60503ba 280{
a4aea562 281 struct nvme_dev *dev = data;
f4800d6d 282 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a4aea562
MB
283 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
284
285 BUG_ON(!nvmeq);
f4800d6d 286 iod->nvmeq = nvmeq;
a4aea562
MB
287 return 0;
288}
289
646017a6
KB
290static void nvme_queue_scan(struct nvme_dev *dev)
291{
292 /*
293 * Do not queue new scan work when a controller is reset during
294 * removal.
295 */
296 if (test_bit(NVME_CTRL_REMOVING, &dev->flags))
297 return;
298 queue_work(nvme_workq, &dev->scan_work);
299}
300
adf68f21
CH
301static void nvme_complete_async_event(struct nvme_dev *dev,
302 struct nvme_completion *cqe)
a4aea562 303{
adf68f21
CH
304 u16 status = le16_to_cpu(cqe->status) >> 1;
305 u32 result = le32_to_cpu(cqe->result);
a4aea562
MB
306
307 if (status == NVME_SC_SUCCESS || status == NVME_SC_ABORT_REQ)
adf68f21 308 ++dev->ctrl.event_limit;
a5768aa8
KB
309 if (status != NVME_SC_SUCCESS)
310 return;
311
312 switch (result & 0xff07) {
313 case NVME_AER_NOTICE_NS_CHANGED:
adf68f21 314 dev_info(dev->dev, "rescanning\n");
646017a6 315 nvme_queue_scan(dev);
a5768aa8 316 default:
adf68f21 317 dev_warn(dev->dev, "async event result %08x\n", result);
a4aea562 318 }
b60503ba
MW
319}
320
321/**
adf68f21 322 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
323 * @nvmeq: The queue to use
324 * @cmd: The command to send
325 *
326 * Safe to use from interrupt context
327 */
e3f879bf
SB
328static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
329 struct nvme_command *cmd)
b60503ba 330{
a4aea562
MB
331 u16 tail = nvmeq->sq_tail;
332
8ffaadf7
JD
333 if (nvmeq->sq_cmds_io)
334 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
335 else
336 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
337
b60503ba
MW
338 if (++tail == nvmeq->q_depth)
339 tail = 0;
7547881d 340 writel(tail, nvmeq->q_db);
b60503ba 341 nvmeq->sq_tail = tail;
b60503ba
MW
342}
343
f4800d6d 344static __le64 **iod_list(struct request *req)
b60503ba 345{
f4800d6d
CH
346 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
347 return (__le64 **)(iod->sg + req->nr_phys_segments);
b60503ba
MW
348}
349
f4800d6d 350static int nvme_init_iod(struct request *rq, struct nvme_dev *dev)
ac3dd5bd 351{
f4800d6d
CH
352 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
353 int nseg = rq->nr_phys_segments;
354 unsigned size;
ac3dd5bd 355
f4800d6d
CH
356 if (rq->cmd_flags & REQ_DISCARD)
357 size = sizeof(struct nvme_dsm_range);
358 else
359 size = blk_rq_bytes(rq);
ac3dd5bd 360
f4800d6d
CH
361 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
362 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
363 if (!iod->sg)
364 return BLK_MQ_RQ_QUEUE_BUSY;
365 } else {
366 iod->sg = iod->inline_sg;
ac3dd5bd
JA
367 }
368
f4800d6d
CH
369 iod->aborted = 0;
370 iod->npages = -1;
371 iod->nents = 0;
372 iod->length = size;
373 return 0;
ac3dd5bd
JA
374}
375
f4800d6d 376static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
b60503ba 377{
f4800d6d 378 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
5fd4ce1b 379 const int last_prp = dev->ctrl.page_size / 8 - 1;
eca18b23 380 int i;
f4800d6d 381 __le64 **list = iod_list(req);
eca18b23
MW
382 dma_addr_t prp_dma = iod->first_dma;
383
384 if (iod->npages == 0)
385 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
386 for (i = 0; i < iod->npages; i++) {
387 __le64 *prp_list = list[i];
388 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
389 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
390 prp_dma = next_prp_dma;
391 }
ac3dd5bd 392
f4800d6d
CH
393 if (iod->sg != iod->inline_sg)
394 kfree(iod->sg);
b4ff9c8d
KB
395}
396
52b68d7e 397#ifdef CONFIG_BLK_DEV_INTEGRITY
e1e5e564
KB
398static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
399{
400 if (be32_to_cpu(pi->ref_tag) == v)
401 pi->ref_tag = cpu_to_be32(p);
402}
403
404static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
405{
406 if (be32_to_cpu(pi->ref_tag) == p)
407 pi->ref_tag = cpu_to_be32(v);
408}
409
410/**
411 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
412 *
413 * The virtual start sector is the one that was originally submitted by the
414 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
415 * start sector may be different. Remap protection information to match the
416 * physical LBA on writes, and back to the original seed on reads.
417 *
418 * Type 0 and 3 do not have a ref tag, so no remapping required.
419 */
420static void nvme_dif_remap(struct request *req,
421 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
422{
423 struct nvme_ns *ns = req->rq_disk->private_data;
424 struct bio_integrity_payload *bip;
425 struct t10_pi_tuple *pi;
426 void *p, *pmap;
427 u32 i, nlb, ts, phys, virt;
428
429 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
430 return;
431
432 bip = bio_integrity(req->bio);
433 if (!bip)
434 return;
435
436 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
e1e5e564
KB
437
438 p = pmap;
439 virt = bip_get_seed(bip);
440 phys = nvme_block_nr(ns, blk_rq_pos(req));
441 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
ac6fc48c 442 ts = ns->disk->queue->integrity.tuple_size;
e1e5e564
KB
443
444 for (i = 0; i < nlb; i++, virt++, phys++) {
445 pi = (struct t10_pi_tuple *)p;
446 dif_swap(phys, virt, pi);
447 p += ts;
448 }
449 kunmap_atomic(pmap);
450}
52b68d7e
KB
451#else /* CONFIG_BLK_DEV_INTEGRITY */
452static void nvme_dif_remap(struct request *req,
453 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
454{
455}
456static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
457{
458}
459static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
460{
461}
52b68d7e
KB
462#endif
463
f4800d6d 464static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req,
69d2b571 465 int total_len)
ff22b54f 466{
f4800d6d 467 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
99802a7a 468 struct dma_pool *pool;
eca18b23
MW
469 int length = total_len;
470 struct scatterlist *sg = iod->sg;
ff22b54f
MW
471 int dma_len = sg_dma_len(sg);
472 u64 dma_addr = sg_dma_address(sg);
5fd4ce1b 473 u32 page_size = dev->ctrl.page_size;
f137e0f1 474 int offset = dma_addr & (page_size - 1);
e025344c 475 __le64 *prp_list;
f4800d6d 476 __le64 **list = iod_list(req);
e025344c 477 dma_addr_t prp_dma;
eca18b23 478 int nprps, i;
ff22b54f 479
1d090624 480 length -= (page_size - offset);
ff22b54f 481 if (length <= 0)
69d2b571 482 return true;
ff22b54f 483
1d090624 484 dma_len -= (page_size - offset);
ff22b54f 485 if (dma_len) {
1d090624 486 dma_addr += (page_size - offset);
ff22b54f
MW
487 } else {
488 sg = sg_next(sg);
489 dma_addr = sg_dma_address(sg);
490 dma_len = sg_dma_len(sg);
491 }
492
1d090624 493 if (length <= page_size) {
edd10d33 494 iod->first_dma = dma_addr;
69d2b571 495 return true;
e025344c
SMM
496 }
497
1d090624 498 nprps = DIV_ROUND_UP(length, page_size);
99802a7a
MW
499 if (nprps <= (256 / 8)) {
500 pool = dev->prp_small_pool;
eca18b23 501 iod->npages = 0;
99802a7a
MW
502 } else {
503 pool = dev->prp_page_pool;
eca18b23 504 iod->npages = 1;
99802a7a
MW
505 }
506
69d2b571 507 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
b77954cb 508 if (!prp_list) {
edd10d33 509 iod->first_dma = dma_addr;
eca18b23 510 iod->npages = -1;
69d2b571 511 return false;
b77954cb 512 }
eca18b23
MW
513 list[0] = prp_list;
514 iod->first_dma = prp_dma;
e025344c
SMM
515 i = 0;
516 for (;;) {
1d090624 517 if (i == page_size >> 3) {
e025344c 518 __le64 *old_prp_list = prp_list;
69d2b571 519 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
eca18b23 520 if (!prp_list)
69d2b571 521 return false;
eca18b23 522 list[iod->npages++] = prp_list;
7523d834
MW
523 prp_list[0] = old_prp_list[i - 1];
524 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
525 i = 1;
e025344c
SMM
526 }
527 prp_list[i++] = cpu_to_le64(dma_addr);
1d090624
KB
528 dma_len -= page_size;
529 dma_addr += page_size;
530 length -= page_size;
e025344c
SMM
531 if (length <= 0)
532 break;
533 if (dma_len > 0)
534 continue;
535 BUG_ON(dma_len < 0);
536 sg = sg_next(sg);
537 dma_addr = sg_dma_address(sg);
538 dma_len = sg_dma_len(sg);
ff22b54f
MW
539 }
540
69d2b571 541 return true;
ff22b54f
MW
542}
543
f4800d6d 544static int nvme_map_data(struct nvme_dev *dev, struct request *req,
ba1ca37e 545 struct nvme_command *cmnd)
d29ec824 546{
f4800d6d 547 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
ba1ca37e
CH
548 struct request_queue *q = req->q;
549 enum dma_data_direction dma_dir = rq_data_dir(req) ?
550 DMA_TO_DEVICE : DMA_FROM_DEVICE;
551 int ret = BLK_MQ_RQ_QUEUE_ERROR;
d29ec824 552
ba1ca37e
CH
553 sg_init_table(iod->sg, req->nr_phys_segments);
554 iod->nents = blk_rq_map_sg(q, req, iod->sg);
555 if (!iod->nents)
556 goto out;
d29ec824 557
ba1ca37e
CH
558 ret = BLK_MQ_RQ_QUEUE_BUSY;
559 if (!dma_map_sg(dev->dev, iod->sg, iod->nents, dma_dir))
560 goto out;
d29ec824 561
f4800d6d 562 if (!nvme_setup_prps(dev, req, blk_rq_bytes(req)))
ba1ca37e 563 goto out_unmap;
0e5e4f0e 564
ba1ca37e
CH
565 ret = BLK_MQ_RQ_QUEUE_ERROR;
566 if (blk_integrity_rq(req)) {
567 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
568 goto out_unmap;
0e5e4f0e 569
bf684057
CH
570 sg_init_table(&iod->meta_sg, 1);
571 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
ba1ca37e 572 goto out_unmap;
0e5e4f0e 573
ba1ca37e
CH
574 if (rq_data_dir(req))
575 nvme_dif_remap(req, nvme_dif_prep);
0e5e4f0e 576
bf684057 577 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
ba1ca37e 578 goto out_unmap;
d29ec824 579 }
00df5cb4 580
ba1ca37e
CH
581 cmnd->rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
582 cmnd->rw.prp2 = cpu_to_le64(iod->first_dma);
583 if (blk_integrity_rq(req))
bf684057 584 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
ba1ca37e 585 return BLK_MQ_RQ_QUEUE_OK;
00df5cb4 586
ba1ca37e
CH
587out_unmap:
588 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
589out:
590 return ret;
00df5cb4
MW
591}
592
f4800d6d 593static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
b60503ba 594{
f4800d6d 595 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
d4f6c3ab
CH
596 enum dma_data_direction dma_dir = rq_data_dir(req) ?
597 DMA_TO_DEVICE : DMA_FROM_DEVICE;
598
599 if (iod->nents) {
600 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
601 if (blk_integrity_rq(req)) {
602 if (!rq_data_dir(req))
603 nvme_dif_remap(req, nvme_dif_complete);
bf684057 604 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
e1e5e564 605 }
e19b127f 606 }
e1e5e564 607
f4800d6d 608 nvme_free_iod(dev, req);
d4f6c3ab 609}
b60503ba 610
a4aea562
MB
611/*
612 * We reuse the small pool to allocate the 16-byte range here as it is not
613 * worth having a special pool for these or additional cases to handle freeing
614 * the iod.
615 */
ba1ca37e 616static int nvme_setup_discard(struct nvme_queue *nvmeq, struct nvme_ns *ns,
f4800d6d 617 struct request *req, struct nvme_command *cmnd)
0e5e4f0e 618{
f4800d6d 619 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
ba1ca37e 620 struct nvme_dsm_range *range;
b60503ba 621
ba1ca37e
CH
622 range = dma_pool_alloc(nvmeq->dev->prp_small_pool, GFP_ATOMIC,
623 &iod->first_dma);
624 if (!range)
625 return BLK_MQ_RQ_QUEUE_BUSY;
f4800d6d 626 iod_list(req)[0] = (__le64 *)range;
ba1ca37e 627 iod->npages = 0;
0e5e4f0e 628
0e5e4f0e 629 range->cattr = cpu_to_le32(0);
a4aea562
MB
630 range->nlb = cpu_to_le32(blk_rq_bytes(req) >> ns->lba_shift);
631 range->slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
0e5e4f0e 632
ba1ca37e
CH
633 memset(cmnd, 0, sizeof(*cmnd));
634 cmnd->dsm.opcode = nvme_cmd_dsm;
635 cmnd->dsm.nsid = cpu_to_le32(ns->ns_id);
636 cmnd->dsm.prp1 = cpu_to_le64(iod->first_dma);
637 cmnd->dsm.nr = 0;
638 cmnd->dsm.attributes = cpu_to_le32(NVME_DSMGMT_AD);
639 return BLK_MQ_RQ_QUEUE_OK;
edd10d33
KB
640}
641
d29ec824
CH
642/*
643 * NOTE: ns is NULL when called on the admin queue.
644 */
a4aea562
MB
645static int nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
646 const struct blk_mq_queue_data *bd)
edd10d33 647{
a4aea562
MB
648 struct nvme_ns *ns = hctx->queue->queuedata;
649 struct nvme_queue *nvmeq = hctx->driver_data;
d29ec824 650 struct nvme_dev *dev = nvmeq->dev;
a4aea562 651 struct request *req = bd->rq;
ba1ca37e
CH
652 struct nvme_command cmnd;
653 int ret = BLK_MQ_RQ_QUEUE_OK;
edd10d33 654
e1e5e564
KB
655 /*
656 * If formated with metadata, require the block layer provide a buffer
657 * unless this namespace is formated such that the metadata can be
658 * stripped/generated by the controller with PRACT=1.
659 */
d29ec824 660 if (ns && ns->ms && !blk_integrity_rq(req)) {
71feb364
KB
661 if (!(ns->pi_type && ns->ms == 8) &&
662 req->cmd_type != REQ_TYPE_DRV_PRIV) {
eee417b0 663 blk_mq_end_request(req, -EFAULT);
e1e5e564
KB
664 return BLK_MQ_RQ_QUEUE_OK;
665 }
666 }
667
f4800d6d
CH
668 ret = nvme_init_iod(req, dev);
669 if (ret)
670 return ret;
a4aea562 671
a4aea562 672 if (req->cmd_flags & REQ_DISCARD) {
f4800d6d 673 ret = nvme_setup_discard(nvmeq, ns, req, &cmnd);
ba1ca37e
CH
674 } else {
675 if (req->cmd_type == REQ_TYPE_DRV_PRIV)
676 memcpy(&cmnd, req->cmd, sizeof(cmnd));
677 else if (req->cmd_flags & REQ_FLUSH)
678 nvme_setup_flush(ns, &cmnd);
679 else
680 nvme_setup_rw(ns, req, &cmnd);
a4aea562 681
ba1ca37e 682 if (req->nr_phys_segments)
f4800d6d 683 ret = nvme_map_data(dev, req, &cmnd);
edd10d33 684 }
a4aea562 685
ba1ca37e
CH
686 if (ret)
687 goto out;
a4aea562 688
ba1ca37e 689 cmnd.common.command_id = req->tag;
aae239e1 690 blk_mq_start_request(req);
a4aea562 691
ba1ca37e 692 spin_lock_irq(&nvmeq->q_lock);
ae1fba20
KB
693 if (unlikely(nvmeq->cq_vector < 0)) {
694 ret = BLK_MQ_RQ_QUEUE_BUSY;
695 spin_unlock_irq(&nvmeq->q_lock);
696 goto out;
697 }
ba1ca37e 698 __nvme_submit_cmd(nvmeq, &cmnd);
a4aea562
MB
699 nvme_process_cq(nvmeq);
700 spin_unlock_irq(&nvmeq->q_lock);
701 return BLK_MQ_RQ_QUEUE_OK;
ba1ca37e 702out:
f4800d6d 703 nvme_free_iod(dev, req);
ba1ca37e 704 return ret;
b60503ba 705}
e1e5e564 706
eee417b0
CH
707static void nvme_complete_rq(struct request *req)
708{
f4800d6d
CH
709 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
710 struct nvme_dev *dev = iod->nvmeq->dev;
eee417b0 711 int error = 0;
e1e5e564 712
f4800d6d 713 nvme_unmap_data(dev, req);
e1e5e564 714
eee417b0
CH
715 if (unlikely(req->errors)) {
716 if (nvme_req_needs_retry(req, req->errors)) {
717 nvme_requeue_req(req);
718 return;
e1e5e564 719 }
1974b1ae 720
eee417b0
CH
721 if (req->cmd_type == REQ_TYPE_DRV_PRIV)
722 error = req->errors;
723 else
724 error = nvme_error_status(req->errors);
725 }
a4aea562 726
f4800d6d 727 if (unlikely(iod->aborted)) {
eee417b0
CH
728 dev_warn(dev->dev,
729 "completing aborted command with status: %04x\n",
730 req->errors);
731 }
a4aea562 732
eee417b0 733 blk_mq_end_request(req, error);
b60503ba
MW
734}
735
a0fa9647 736static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
b60503ba 737{
82123460 738 u16 head, phase;
b60503ba 739
b60503ba 740 head = nvmeq->cq_head;
82123460 741 phase = nvmeq->cq_phase;
b60503ba
MW
742
743 for (;;) {
b60503ba 744 struct nvme_completion cqe = nvmeq->cqes[head];
adf68f21 745 u16 status = le16_to_cpu(cqe.status);
eee417b0 746 struct request *req;
adf68f21
CH
747
748 if ((status & 1) != phase)
b60503ba
MW
749 break;
750 nvmeq->sq_head = le16_to_cpu(cqe.sq_head);
751 if (++head == nvmeq->q_depth) {
752 head = 0;
82123460 753 phase = !phase;
b60503ba 754 }
adf68f21 755
a0fa9647
JA
756 if (tag && *tag == cqe.command_id)
757 *tag = -1;
adf68f21 758
aae239e1
CH
759 if (unlikely(cqe.command_id >= nvmeq->q_depth)) {
760 dev_warn(nvmeq->q_dmadev,
761 "invalid id %d completed on queue %d\n",
762 cqe.command_id, le16_to_cpu(cqe.sq_id));
763 continue;
764 }
765
adf68f21
CH
766 /*
767 * AEN requests are special as they don't time out and can
768 * survive any kind of queue freeze and often don't respond to
769 * aborts. We don't even bother to allocate a struct request
770 * for them but rather special case them here.
771 */
772 if (unlikely(nvmeq->qid == 0 &&
773 cqe.command_id >= NVME_AQ_BLKMQ_DEPTH)) {
774 nvme_complete_async_event(nvmeq->dev, &cqe);
775 continue;
776 }
777
eee417b0
CH
778 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe.command_id);
779 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
780 u32 result = le32_to_cpu(cqe.result);
781 req->special = (void *)(uintptr_t)result;
782 }
783 blk_mq_complete_request(req, status >> 1);
784
b60503ba
MW
785 }
786
787 /* If the controller ignores the cq head doorbell and continuously
788 * writes to the queue, it is theoretically possible to wrap around
789 * the queue twice and mistakenly return IRQ_NONE. Linux only
790 * requires that 0.1% of your interrupts are handled, so this isn't
791 * a big problem.
792 */
82123460 793 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
a0fa9647 794 return;
b60503ba 795
604e8c8d
KB
796 if (likely(nvmeq->cq_vector >= 0))
797 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
b60503ba 798 nvmeq->cq_head = head;
82123460 799 nvmeq->cq_phase = phase;
b60503ba 800
e9539f47 801 nvmeq->cqe_seen = 1;
a0fa9647
JA
802}
803
804static void nvme_process_cq(struct nvme_queue *nvmeq)
805{
806 __nvme_process_cq(nvmeq, NULL);
b60503ba
MW
807}
808
809static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
810{
811 irqreturn_t result;
812 struct nvme_queue *nvmeq = data;
813 spin_lock(&nvmeq->q_lock);
e9539f47
MW
814 nvme_process_cq(nvmeq);
815 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
816 nvmeq->cqe_seen = 0;
58ffacb5
MW
817 spin_unlock(&nvmeq->q_lock);
818 return result;
819}
820
821static irqreturn_t nvme_irq_check(int irq, void *data)
822{
823 struct nvme_queue *nvmeq = data;
824 struct nvme_completion cqe = nvmeq->cqes[nvmeq->cq_head];
825 if ((le16_to_cpu(cqe.status) & 1) != nvmeq->cq_phase)
826 return IRQ_NONE;
827 return IRQ_WAKE_THREAD;
828}
829
a0fa9647
JA
830static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
831{
832 struct nvme_queue *nvmeq = hctx->driver_data;
833
834 if ((le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
835 nvmeq->cq_phase) {
836 spin_lock_irq(&nvmeq->q_lock);
837 __nvme_process_cq(nvmeq, &tag);
838 spin_unlock_irq(&nvmeq->q_lock);
839
840 if (tag == -1)
841 return 1;
842 }
843
844 return 0;
845}
846
adf68f21 847static void nvme_submit_async_event(struct nvme_dev *dev)
b60503ba 848{
a4aea562 849 struct nvme_command c;
b60503ba 850
a4aea562
MB
851 memset(&c, 0, sizeof(c));
852 c.common.opcode = nvme_admin_async_event;
adf68f21 853 c.common.command_id = NVME_AQ_BLKMQ_DEPTH + --dev->ctrl.event_limit;
3c0cf138 854
adf68f21 855 __nvme_submit_cmd(dev->queues[0], &c);
f705f837
CH
856}
857
b60503ba 858static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
f705f837 859{
b60503ba
MW
860 struct nvme_command c;
861
862 memset(&c, 0, sizeof(c));
863 c.delete_queue.opcode = opcode;
864 c.delete_queue.qid = cpu_to_le16(id);
865
1c63dc66 866 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
867}
868
b60503ba
MW
869static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
870 struct nvme_queue *nvmeq)
871{
b60503ba
MW
872 struct nvme_command c;
873 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
874
d29ec824
CH
875 /*
876 * Note: we (ab)use the fact the the prp fields survive if no data
877 * is attached to the request.
878 */
b60503ba
MW
879 memset(&c, 0, sizeof(c));
880 c.create_cq.opcode = nvme_admin_create_cq;
881 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
882 c.create_cq.cqid = cpu_to_le16(qid);
883 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
884 c.create_cq.cq_flags = cpu_to_le16(flags);
885 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
886
1c63dc66 887 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
888}
889
890static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
891 struct nvme_queue *nvmeq)
892{
b60503ba
MW
893 struct nvme_command c;
894 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
895
d29ec824
CH
896 /*
897 * Note: we (ab)use the fact the the prp fields survive if no data
898 * is attached to the request.
899 */
b60503ba
MW
900 memset(&c, 0, sizeof(c));
901 c.create_sq.opcode = nvme_admin_create_sq;
902 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
903 c.create_sq.sqid = cpu_to_le16(qid);
904 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
905 c.create_sq.sq_flags = cpu_to_le16(flags);
906 c.create_sq.cqid = cpu_to_le16(qid);
907
1c63dc66 908 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
909}
910
911static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
912{
913 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
914}
915
916static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
917{
918 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
919}
920
e7a2a87d 921static void abort_endio(struct request *req, int error)
bc5fc7e4 922{
f4800d6d
CH
923 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
924 struct nvme_queue *nvmeq = iod->nvmeq;
e7a2a87d
CH
925 u32 result = (u32)(uintptr_t)req->special;
926 u16 status = req->errors;
e44ac588 927
e7a2a87d
CH
928 dev_warn(nvmeq->q_dmadev, "Abort status:%x result:%x", status, result);
929 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
d29ec824 930
e7a2a87d 931 blk_mq_free_request(req);
bc5fc7e4
MW
932}
933
31c7c7d2 934static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
c30341dc 935{
f4800d6d
CH
936 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
937 struct nvme_queue *nvmeq = iod->nvmeq;
c30341dc 938 struct nvme_dev *dev = nvmeq->dev;
a4aea562 939 struct request *abort_req;
a4aea562 940 struct nvme_command cmd;
c30341dc 941
31c7c7d2 942 /*
fd634f41
CH
943 * Shutdown immediately if controller times out while starting. The
944 * reset work will see the pci device disabled when it gets the forced
945 * cancellation error. All outstanding requests are completed on
946 * shutdown, so we return BLK_EH_HANDLED.
947 */
948 if (test_bit(NVME_CTRL_RESETTING, &dev->flags)) {
949 dev_warn(dev->dev,
950 "I/O %d QID %d timeout, disable controller\n",
951 req->tag, nvmeq->qid);
a5cdb68c 952 nvme_dev_disable(dev, false);
fd634f41
CH
953 req->errors = NVME_SC_CANCELLED;
954 return BLK_EH_HANDLED;
c30341dc
KB
955 }
956
fd634f41
CH
957 /*
958 * Shutdown the controller immediately and schedule a reset if the
959 * command was already aborted once before and still hasn't been
960 * returned to the driver, or if this is the admin queue.
31c7c7d2 961 */
f4800d6d 962 if (!nvmeq->qid || iod->aborted) {
e1569a16
KB
963 dev_warn(dev->dev,
964 "I/O %d QID %d timeout, reset controller\n",
965 req->tag, nvmeq->qid);
a5cdb68c 966 nvme_dev_disable(dev, false);
e1569a16 967 queue_work(nvme_workq, &dev->reset_work);
c30341dc 968
e1569a16
KB
969 /*
970 * Mark the request as handled, since the inline shutdown
971 * forces all outstanding requests to complete.
972 */
973 req->errors = NVME_SC_CANCELLED;
974 return BLK_EH_HANDLED;
c30341dc 975 }
c30341dc 976
f4800d6d 977 iod->aborted = 1;
c30341dc 978
e7a2a87d 979 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
6bf25d16 980 atomic_inc(&dev->ctrl.abort_limit);
31c7c7d2 981 return BLK_EH_RESET_TIMER;
6bf25d16 982 }
a4aea562 983
c30341dc
KB
984 memset(&cmd, 0, sizeof(cmd));
985 cmd.abort.opcode = nvme_admin_abort_cmd;
a4aea562 986 cmd.abort.cid = req->tag;
c30341dc 987 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
c30341dc 988
31c7c7d2
CH
989 dev_warn(nvmeq->q_dmadev, "I/O %d QID %d timeout, aborting\n",
990 req->tag, nvmeq->qid);
e7a2a87d
CH
991
992 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
993 BLK_MQ_REQ_NOWAIT);
994 if (IS_ERR(abort_req)) {
995 atomic_inc(&dev->ctrl.abort_limit);
996 return BLK_EH_RESET_TIMER;
997 }
998
999 abort_req->timeout = ADMIN_TIMEOUT;
1000 abort_req->end_io_data = NULL;
1001 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
c30341dc 1002
31c7c7d2
CH
1003 /*
1004 * The aborted req will be completed on receiving the abort req.
1005 * We enable the timer again. If hit twice, it'll cause a device reset,
1006 * as the device then is in a faulty state.
1007 */
1008 return BLK_EH_RESET_TIMER;
c30341dc
KB
1009}
1010
42483228 1011static void nvme_cancel_queue_ios(struct request *req, void *data, bool reserved)
a09115b2 1012{
a4aea562 1013 struct nvme_queue *nvmeq = data;
aae239e1 1014 int status;
cef6a948
KB
1015
1016 if (!blk_mq_request_started(req))
1017 return;
a09115b2 1018
f8e68a7c 1019 dev_dbg_ratelimited(nvmeq->q_dmadev,
aae239e1 1020 "Cancelling I/O %d QID %d\n", req->tag, nvmeq->qid);
a4aea562 1021
1d49c38c 1022 status = NVME_SC_ABORT_REQ;
cef6a948 1023 if (blk_queue_dying(req->q))
aae239e1
CH
1024 status |= NVME_SC_DNR;
1025 blk_mq_complete_request(req, status);
a4aea562 1026}
22404274 1027
a4aea562
MB
1028static void nvme_free_queue(struct nvme_queue *nvmeq)
1029{
9e866774
MW
1030 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1031 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
8ffaadf7
JD
1032 if (nvmeq->sq_cmds)
1033 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
9e866774
MW
1034 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1035 kfree(nvmeq);
1036}
1037
a1a5ef99 1038static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1039{
1040 int i;
1041
a1a5ef99 1042 for (i = dev->queue_count - 1; i >= lowest; i--) {
a4aea562 1043 struct nvme_queue *nvmeq = dev->queues[i];
22404274 1044 dev->queue_count--;
a4aea562 1045 dev->queues[i] = NULL;
f435c282 1046 nvme_free_queue(nvmeq);
121c7ad4 1047 }
22404274
KB
1048}
1049
4d115420
KB
1050/**
1051 * nvme_suspend_queue - put queue into suspended state
1052 * @nvmeq - queue to suspend
4d115420
KB
1053 */
1054static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1055{
2b25d981 1056 int vector;
b60503ba 1057
a09115b2 1058 spin_lock_irq(&nvmeq->q_lock);
2b25d981
KB
1059 if (nvmeq->cq_vector == -1) {
1060 spin_unlock_irq(&nvmeq->q_lock);
1061 return 1;
1062 }
1063 vector = nvmeq->dev->entry[nvmeq->cq_vector].vector;
42f61420 1064 nvmeq->dev->online_queues--;
2b25d981 1065 nvmeq->cq_vector = -1;
a09115b2
MW
1066 spin_unlock_irq(&nvmeq->q_lock);
1067
1c63dc66 1068 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
25646264 1069 blk_mq_stop_hw_queues(nvmeq->dev->ctrl.admin_q);
6df3dbc8 1070
aba2080f
MW
1071 irq_set_affinity_hint(vector, NULL);
1072 free_irq(vector, nvmeq);
b60503ba 1073
4d115420
KB
1074 return 0;
1075}
b60503ba 1076
4d115420
KB
1077static void nvme_clear_queue(struct nvme_queue *nvmeq)
1078{
22404274 1079 spin_lock_irq(&nvmeq->q_lock);
42483228
KB
1080 if (nvmeq->tags && *nvmeq->tags)
1081 blk_mq_all_tag_busy_iter(*nvmeq->tags, nvme_cancel_queue_ios, nvmeq);
22404274 1082 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1083}
1084
a5cdb68c 1085static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
4d115420 1086{
a5cdb68c 1087 struct nvme_queue *nvmeq = dev->queues[0];
4d115420
KB
1088
1089 if (!nvmeq)
1090 return;
1091 if (nvme_suspend_queue(nvmeq))
1092 return;
1093
a5cdb68c
KB
1094 if (shutdown)
1095 nvme_shutdown_ctrl(&dev->ctrl);
1096 else
1097 nvme_disable_ctrl(&dev->ctrl, lo_hi_readq(
1098 dev->bar + NVME_REG_CAP));
07836e65
KB
1099
1100 spin_lock_irq(&nvmeq->q_lock);
1101 nvme_process_cq(nvmeq);
1102 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1103}
1104
8ffaadf7
JD
1105static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1106 int entry_size)
1107{
1108 int q_depth = dev->q_depth;
5fd4ce1b
CH
1109 unsigned q_size_aligned = roundup(q_depth * entry_size,
1110 dev->ctrl.page_size);
8ffaadf7
JD
1111
1112 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
c45f5c99 1113 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
5fd4ce1b 1114 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
c45f5c99 1115 q_depth = div_u64(mem_per_q, entry_size);
8ffaadf7
JD
1116
1117 /*
1118 * Ensure the reduced q_depth is above some threshold where it
1119 * would be better to map queues in system memory with the
1120 * original depth
1121 */
1122 if (q_depth < 64)
1123 return -ENOMEM;
1124 }
1125
1126 return q_depth;
1127}
1128
1129static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1130 int qid, int depth)
1131{
1132 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
5fd4ce1b
CH
1133 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1134 dev->ctrl.page_size);
8ffaadf7
JD
1135 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1136 nvmeq->sq_cmds_io = dev->cmb + offset;
1137 } else {
1138 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1139 &nvmeq->sq_dma_addr, GFP_KERNEL);
1140 if (!nvmeq->sq_cmds)
1141 return -ENOMEM;
1142 }
1143
1144 return 0;
1145}
1146
b60503ba 1147static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
2b25d981 1148 int depth)
b60503ba 1149{
a4aea562 1150 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq), GFP_KERNEL);
b60503ba
MW
1151 if (!nvmeq)
1152 return NULL;
1153
e75ec752 1154 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
4d51abf9 1155 &nvmeq->cq_dma_addr, GFP_KERNEL);
b60503ba
MW
1156 if (!nvmeq->cqes)
1157 goto free_nvmeq;
b60503ba 1158
8ffaadf7 1159 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
b60503ba
MW
1160 goto free_cqdma;
1161
e75ec752 1162 nvmeq->q_dmadev = dev->dev;
091b6092 1163 nvmeq->dev = dev;
3193f07b 1164 snprintf(nvmeq->irqname, sizeof(nvmeq->irqname), "nvme%dq%d",
1c63dc66 1165 dev->ctrl.instance, qid);
b60503ba
MW
1166 spin_lock_init(&nvmeq->q_lock);
1167 nvmeq->cq_head = 0;
82123460 1168 nvmeq->cq_phase = 1;
b80d5ccc 1169 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba 1170 nvmeq->q_depth = depth;
c30341dc 1171 nvmeq->qid = qid;
758dd7fd 1172 nvmeq->cq_vector = -1;
a4aea562 1173 dev->queues[qid] = nvmeq;
b60503ba 1174
36a7e993
JD
1175 /* make sure queue descriptor is set before queue count, for kthread */
1176 mb();
1177 dev->queue_count++;
1178
b60503ba
MW
1179 return nvmeq;
1180
1181 free_cqdma:
e75ec752 1182 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1183 nvmeq->cq_dma_addr);
1184 free_nvmeq:
1185 kfree(nvmeq);
1186 return NULL;
1187}
1188
3001082c
MW
1189static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1190 const char *name)
1191{
58ffacb5
MW
1192 if (use_threaded_interrupts)
1193 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
481e5bad 1194 nvme_irq_check, nvme_irq, IRQF_SHARED,
58ffacb5 1195 name, nvmeq);
3001082c 1196 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
481e5bad 1197 IRQF_SHARED, name, nvmeq);
3001082c
MW
1198}
1199
22404274 1200static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1201{
22404274 1202 struct nvme_dev *dev = nvmeq->dev;
b60503ba 1203
7be50e93 1204 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1205 nvmeq->sq_tail = 0;
1206 nvmeq->cq_head = 0;
1207 nvmeq->cq_phase = 1;
b80d5ccc 1208 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274 1209 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
42f61420 1210 dev->online_queues++;
7be50e93 1211 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1212}
1213
1214static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1215{
1216 struct nvme_dev *dev = nvmeq->dev;
1217 int result;
3f85d50b 1218
2b25d981 1219 nvmeq->cq_vector = qid - 1;
b60503ba
MW
1220 result = adapter_alloc_cq(dev, qid, nvmeq);
1221 if (result < 0)
22404274 1222 return result;
b60503ba
MW
1223
1224 result = adapter_alloc_sq(dev, qid, nvmeq);
1225 if (result < 0)
1226 goto release_cq;
1227
3193f07b 1228 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
b60503ba
MW
1229 if (result < 0)
1230 goto release_sq;
1231
22404274 1232 nvme_init_queue(nvmeq, qid);
22404274 1233 return result;
b60503ba
MW
1234
1235 release_sq:
1236 adapter_delete_sq(dev, qid);
1237 release_cq:
1238 adapter_delete_cq(dev, qid);
22404274 1239 return result;
b60503ba
MW
1240}
1241
a4aea562 1242static struct blk_mq_ops nvme_mq_admin_ops = {
d29ec824 1243 .queue_rq = nvme_queue_rq,
eee417b0 1244 .complete = nvme_complete_rq,
a4aea562
MB
1245 .map_queue = blk_mq_map_queue,
1246 .init_hctx = nvme_admin_init_hctx,
4af0e21c 1247 .exit_hctx = nvme_admin_exit_hctx,
a4aea562
MB
1248 .init_request = nvme_admin_init_request,
1249 .timeout = nvme_timeout,
1250};
1251
1252static struct blk_mq_ops nvme_mq_ops = {
1253 .queue_rq = nvme_queue_rq,
eee417b0 1254 .complete = nvme_complete_rq,
a4aea562
MB
1255 .map_queue = blk_mq_map_queue,
1256 .init_hctx = nvme_init_hctx,
1257 .init_request = nvme_init_request,
1258 .timeout = nvme_timeout,
a0fa9647 1259 .poll = nvme_poll,
a4aea562
MB
1260};
1261
ea191d2f
KB
1262static void nvme_dev_remove_admin(struct nvme_dev *dev)
1263{
1c63dc66
CH
1264 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1265 blk_cleanup_queue(dev->ctrl.admin_q);
ea191d2f
KB
1266 blk_mq_free_tag_set(&dev->admin_tagset);
1267 }
1268}
1269
a4aea562
MB
1270static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1271{
1c63dc66 1272 if (!dev->ctrl.admin_q) {
a4aea562
MB
1273 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1274 dev->admin_tagset.nr_hw_queues = 1;
e3e9d50c
KB
1275
1276 /*
1277 * Subtract one to leave an empty queue entry for 'Full Queue'
1278 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1279 */
1280 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
a4aea562 1281 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
e75ec752 1282 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
ac3dd5bd 1283 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
a4aea562
MB
1284 dev->admin_tagset.driver_data = dev;
1285
1286 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1287 return -ENOMEM;
1288
1c63dc66
CH
1289 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1290 if (IS_ERR(dev->ctrl.admin_q)) {
a4aea562
MB
1291 blk_mq_free_tag_set(&dev->admin_tagset);
1292 return -ENOMEM;
1293 }
1c63dc66 1294 if (!blk_get_queue(dev->ctrl.admin_q)) {
ea191d2f 1295 nvme_dev_remove_admin(dev);
1c63dc66 1296 dev->ctrl.admin_q = NULL;
ea191d2f
KB
1297 return -ENODEV;
1298 }
0fb59cbc 1299 } else
25646264 1300 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
a4aea562
MB
1301
1302 return 0;
1303}
1304
8d85fce7 1305static int nvme_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1306{
ba47e386 1307 int result;
b60503ba 1308 u32 aqa;
7a67cbea 1309 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
b60503ba
MW
1310 struct nvme_queue *nvmeq;
1311
7a67cbea 1312 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1) ?
dfbac8c7
KB
1313 NVME_CAP_NSSRC(cap) : 0;
1314
7a67cbea
CH
1315 if (dev->subsystem &&
1316 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1317 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
dfbac8c7 1318
5fd4ce1b 1319 result = nvme_disable_ctrl(&dev->ctrl, cap);
ba47e386
MW
1320 if (result < 0)
1321 return result;
b60503ba 1322
a4aea562 1323 nvmeq = dev->queues[0];
cd638946 1324 if (!nvmeq) {
2b25d981 1325 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
cd638946
KB
1326 if (!nvmeq)
1327 return -ENOMEM;
cd638946 1328 }
b60503ba
MW
1329
1330 aqa = nvmeq->q_depth - 1;
1331 aqa |= aqa << 16;
1332
7a67cbea
CH
1333 writel(aqa, dev->bar + NVME_REG_AQA);
1334 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1335 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
b60503ba 1336
5fd4ce1b 1337 result = nvme_enable_ctrl(&dev->ctrl, cap);
025c557a 1338 if (result)
a4aea562
MB
1339 goto free_nvmeq;
1340
2b25d981 1341 nvmeq->cq_vector = 0;
3193f07b 1342 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
758dd7fd
JD
1343 if (result) {
1344 nvmeq->cq_vector = -1;
0fb59cbc 1345 goto free_nvmeq;
758dd7fd 1346 }
025c557a 1347
b60503ba 1348 return result;
a4aea562 1349
a4aea562
MB
1350 free_nvmeq:
1351 nvme_free_queues(dev, 0);
1352 return result;
b60503ba
MW
1353}
1354
1fa6aead
MW
1355static int nvme_kthread(void *data)
1356{
d4b4ff8e 1357 struct nvme_dev *dev, *next;
1fa6aead
MW
1358
1359 while (!kthread_should_stop()) {
564a232c 1360 set_current_state(TASK_INTERRUPTIBLE);
1fa6aead 1361 spin_lock(&dev_list_lock);
d4b4ff8e 1362 list_for_each_entry_safe(dev, next, &dev_list, node) {
1fa6aead 1363 int i;
7a67cbea 1364 u32 csts = readl(dev->bar + NVME_REG_CSTS);
dfbac8c7 1365
846cc05f
CH
1366 /*
1367 * Skip controllers currently under reset.
1368 */
1369 if (work_pending(&dev->reset_work) || work_busy(&dev->reset_work))
1370 continue;
dfbac8c7
KB
1371
1372 if ((dev->subsystem && (csts & NVME_CSTS_NSSRO)) ||
1373 csts & NVME_CSTS_CFS) {
846cc05f 1374 if (queue_work(nvme_workq, &dev->reset_work)) {
90667892
CH
1375 dev_warn(dev->dev,
1376 "Failed status: %x, reset controller\n",
7a67cbea 1377 readl(dev->bar + NVME_REG_CSTS));
90667892 1378 }
d4b4ff8e
KB
1379 continue;
1380 }
1fa6aead 1381 for (i = 0; i < dev->queue_count; i++) {
a4aea562 1382 struct nvme_queue *nvmeq = dev->queues[i];
740216fc
MW
1383 if (!nvmeq)
1384 continue;
1fa6aead 1385 spin_lock_irq(&nvmeq->q_lock);
bc57a0f7 1386 nvme_process_cq(nvmeq);
6fccf938 1387
adf68f21
CH
1388 while (i == 0 && dev->ctrl.event_limit > 0)
1389 nvme_submit_async_event(dev);
1fa6aead
MW
1390 spin_unlock_irq(&nvmeq->q_lock);
1391 }
1392 }
1393 spin_unlock(&dev_list_lock);
acb7aa0d 1394 schedule_timeout(round_jiffies_relative(HZ));
1fa6aead
MW
1395 }
1396 return 0;
1397}
1398
749941f2 1399static int nvme_create_io_queues(struct nvme_dev *dev)
42f61420 1400{
a4aea562 1401 unsigned i;
749941f2 1402 int ret = 0;
42f61420 1403
749941f2
CH
1404 for (i = dev->queue_count; i <= dev->max_qid; i++) {
1405 if (!nvme_alloc_queue(dev, i, dev->q_depth)) {
1406 ret = -ENOMEM;
42f61420 1407 break;
749941f2
CH
1408 }
1409 }
42f61420 1410
749941f2
CH
1411 for (i = dev->online_queues; i <= dev->queue_count - 1; i++) {
1412 ret = nvme_create_queue(dev->queues[i], i);
1413 if (ret) {
2659e57b 1414 nvme_free_queues(dev, i);
42f61420 1415 break;
2659e57b 1416 }
27e8166c 1417 }
749941f2
CH
1418
1419 /*
1420 * Ignore failing Create SQ/CQ commands, we can continue with less
1421 * than the desired aount of queues, and even a controller without
1422 * I/O queues an still be used to issue admin commands. This might
1423 * be useful to upgrade a buggy firmware for example.
1424 */
1425 return ret >= 0 ? 0 : ret;
b60503ba
MW
1426}
1427
8ffaadf7
JD
1428static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1429{
1430 u64 szu, size, offset;
1431 u32 cmbloc;
1432 resource_size_t bar_size;
1433 struct pci_dev *pdev = to_pci_dev(dev->dev);
1434 void __iomem *cmb;
1435 dma_addr_t dma_addr;
1436
1437 if (!use_cmb_sqes)
1438 return NULL;
1439
7a67cbea 1440 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
8ffaadf7
JD
1441 if (!(NVME_CMB_SZ(dev->cmbsz)))
1442 return NULL;
1443
7a67cbea 1444 cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
8ffaadf7
JD
1445
1446 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1447 size = szu * NVME_CMB_SZ(dev->cmbsz);
1448 offset = szu * NVME_CMB_OFST(cmbloc);
1449 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(cmbloc));
1450
1451 if (offset > bar_size)
1452 return NULL;
1453
1454 /*
1455 * Controllers may support a CMB size larger than their BAR,
1456 * for example, due to being behind a bridge. Reduce the CMB to
1457 * the reported size of the BAR
1458 */
1459 if (size > bar_size - offset)
1460 size = bar_size - offset;
1461
1462 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(cmbloc)) + offset;
1463 cmb = ioremap_wc(dma_addr, size);
1464 if (!cmb)
1465 return NULL;
1466
1467 dev->cmb_dma_addr = dma_addr;
1468 dev->cmb_size = size;
1469 return cmb;
1470}
1471
1472static inline void nvme_release_cmb(struct nvme_dev *dev)
1473{
1474 if (dev->cmb) {
1475 iounmap(dev->cmb);
1476 dev->cmb = NULL;
1477 }
1478}
1479
9d713c2b
KB
1480static size_t db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1481{
b80d5ccc 1482 return 4096 + ((nr_io_queues + 1) * 8 * dev->db_stride);
9d713c2b
KB
1483}
1484
8d85fce7 1485static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 1486{
a4aea562 1487 struct nvme_queue *adminq = dev->queues[0];
e75ec752 1488 struct pci_dev *pdev = to_pci_dev(dev->dev);
42f61420 1489 int result, i, vecs, nr_io_queues, size;
b60503ba 1490
42f61420 1491 nr_io_queues = num_possible_cpus();
9a0be7ab
CH
1492 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1493 if (result < 0)
1b23484b 1494 return result;
9a0be7ab
CH
1495
1496 /*
1497 * Degraded controllers might return an error when setting the queue
1498 * count. We still want to be able to bring them online and offer
1499 * access to the admin queue, as that might be only way to fix them up.
1500 */
1501 if (result > 0) {
1502 dev_err(dev->dev, "Could not set queue count (%d)\n", result);
1503 nr_io_queues = 0;
1504 result = 0;
1505 }
b60503ba 1506
8ffaadf7
JD
1507 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1508 result = nvme_cmb_qdepth(dev, nr_io_queues,
1509 sizeof(struct nvme_command));
1510 if (result > 0)
1511 dev->q_depth = result;
1512 else
1513 nvme_release_cmb(dev);
1514 }
1515
9d713c2b
KB
1516 size = db_bar_size(dev, nr_io_queues);
1517 if (size > 8192) {
f1938f6e 1518 iounmap(dev->bar);
9d713c2b
KB
1519 do {
1520 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1521 if (dev->bar)
1522 break;
1523 if (!--nr_io_queues)
1524 return -ENOMEM;
1525 size = db_bar_size(dev, nr_io_queues);
1526 } while (1);
7a67cbea 1527 dev->dbs = dev->bar + 4096;
5a92e700 1528 adminq->q_db = dev->dbs;
f1938f6e
MW
1529 }
1530
9d713c2b 1531 /* Deregister the admin queue's interrupt */
3193f07b 1532 free_irq(dev->entry[0].vector, adminq);
9d713c2b 1533
e32efbfc
JA
1534 /*
1535 * If we enable msix early due to not intx, disable it again before
1536 * setting up the full range we need.
1537 */
1538 if (!pdev->irq)
1539 pci_disable_msix(pdev);
1540
be577fab 1541 for (i = 0; i < nr_io_queues; i++)
1b23484b 1542 dev->entry[i].entry = i;
be577fab
AG
1543 vecs = pci_enable_msix_range(pdev, dev->entry, 1, nr_io_queues);
1544 if (vecs < 0) {
1545 vecs = pci_enable_msi_range(pdev, 1, min(nr_io_queues, 32));
1546 if (vecs < 0) {
1547 vecs = 1;
1548 } else {
1549 for (i = 0; i < vecs; i++)
1550 dev->entry[i].vector = i + pdev->irq;
fa08a396
RRG
1551 }
1552 }
1553
063a8096
MW
1554 /*
1555 * Should investigate if there's a performance win from allocating
1556 * more queues than interrupt vectors; it might allow the submission
1557 * path to scale better, even if the receive path is limited by the
1558 * number of interrupts.
1559 */
1560 nr_io_queues = vecs;
42f61420 1561 dev->max_qid = nr_io_queues;
063a8096 1562
3193f07b 1563 result = queue_request_irq(dev, adminq, adminq->irqname);
758dd7fd
JD
1564 if (result) {
1565 adminq->cq_vector = -1;
22404274 1566 goto free_queues;
758dd7fd 1567 }
1b23484b 1568
cd638946 1569 /* Free previously allocated queues that are no longer usable */
42f61420 1570 nvme_free_queues(dev, nr_io_queues + 1);
749941f2 1571 return nvme_create_io_queues(dev);
b60503ba 1572
22404274 1573 free_queues:
a1a5ef99 1574 nvme_free_queues(dev, 1);
22404274 1575 return result;
b60503ba
MW
1576}
1577
bda4e0fb 1578static void nvme_set_irq_hints(struct nvme_dev *dev)
a5768aa8 1579{
bda4e0fb
KB
1580 struct nvme_queue *nvmeq;
1581 int i;
a5768aa8 1582
bda4e0fb
KB
1583 for (i = 0; i < dev->online_queues; i++) {
1584 nvmeq = dev->queues[i];
a5768aa8 1585
bda4e0fb
KB
1586 if (!nvmeq->tags || !(*nvmeq->tags))
1587 continue;
a5768aa8 1588
bda4e0fb
KB
1589 irq_set_affinity_hint(dev->entry[nvmeq->cq_vector].vector,
1590 blk_mq_tags_cpumask(*nvmeq->tags));
a5768aa8 1591 }
a5768aa8
KB
1592}
1593
a5768aa8 1594static void nvme_dev_scan(struct work_struct *work)
a5768aa8 1595{
a5768aa8 1596 struct nvme_dev *dev = container_of(work, struct nvme_dev, scan_work);
a5768aa8
KB
1597
1598 if (!dev->tagset.tags)
1599 return;
5bae7f73 1600 nvme_scan_namespaces(&dev->ctrl);
bda4e0fb 1601 nvme_set_irq_hints(dev);
a5768aa8
KB
1602}
1603
db3cbfff 1604static void nvme_del_queue_end(struct request *req, int error)
a5768aa8 1605{
db3cbfff 1606 struct nvme_queue *nvmeq = req->end_io_data;
b5875222 1607
db3cbfff
KB
1608 blk_mq_free_request(req);
1609 complete(&nvmeq->dev->ioq_wait);
a5768aa8
KB
1610}
1611
db3cbfff 1612static void nvme_del_cq_end(struct request *req, int error)
a5768aa8 1613{
db3cbfff 1614 struct nvme_queue *nvmeq = req->end_io_data;
a5768aa8 1615
db3cbfff
KB
1616 if (!error) {
1617 unsigned long flags;
1618
1619 spin_lock_irqsave(&nvmeq->q_lock, flags);
1620 nvme_process_cq(nvmeq);
1621 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
a5768aa8 1622 }
db3cbfff
KB
1623
1624 nvme_del_queue_end(req, error);
a5768aa8
KB
1625}
1626
db3cbfff 1627static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
bda4e0fb 1628{
db3cbfff
KB
1629 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1630 struct request *req;
1631 struct nvme_command cmd;
bda4e0fb 1632
db3cbfff
KB
1633 memset(&cmd, 0, sizeof(cmd));
1634 cmd.delete_queue.opcode = opcode;
1635 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
bda4e0fb 1636
db3cbfff
KB
1637 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
1638 if (IS_ERR(req))
1639 return PTR_ERR(req);
bda4e0fb 1640
db3cbfff
KB
1641 req->timeout = ADMIN_TIMEOUT;
1642 req->end_io_data = nvmeq;
1643
1644 blk_execute_rq_nowait(q, NULL, req, false,
1645 opcode == nvme_admin_delete_cq ?
1646 nvme_del_cq_end : nvme_del_queue_end);
1647 return 0;
bda4e0fb
KB
1648}
1649
db3cbfff 1650static void nvme_disable_io_queues(struct nvme_dev *dev)
a5768aa8 1651{
db3cbfff
KB
1652 int pass;
1653 unsigned long timeout;
1654 u8 opcode = nvme_admin_delete_sq;
a5768aa8 1655
db3cbfff
KB
1656 for (pass = 0; pass < 2; pass++) {
1657 int sent = 0, i = dev->queue_count - 1;
1658
1659 reinit_completion(&dev->ioq_wait);
1660 retry:
1661 timeout = ADMIN_TIMEOUT;
1662 for (; i > 0; i--) {
1663 struct nvme_queue *nvmeq = dev->queues[i];
1664
1665 if (!pass)
1666 nvme_suspend_queue(nvmeq);
1667 if (nvme_delete_queue(nvmeq, opcode))
1668 break;
1669 ++sent;
1670 }
1671 while (sent--) {
1672 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1673 if (timeout == 0)
1674 return;
1675 if (i)
1676 goto retry;
1677 }
1678 opcode = nvme_admin_delete_cq;
1679 }
a5768aa8
KB
1680}
1681
422ef0c7
MW
1682/*
1683 * Return: error value if an error occurred setting up the queues or calling
1684 * Identify Device. 0 if these succeeded, even if adding some of the
1685 * namespaces failed. At the moment, these failures are silent. TBD which
1686 * failures should be reported.
1687 */
8d85fce7 1688static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 1689{
5bae7f73 1690 if (!dev->ctrl.tagset) {
ffe7704d
KB
1691 dev->tagset.ops = &nvme_mq_ops;
1692 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1693 dev->tagset.timeout = NVME_IO_TIMEOUT;
1694 dev->tagset.numa_node = dev_to_node(dev->dev);
1695 dev->tagset.queue_depth =
a4aea562 1696 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
ffe7704d
KB
1697 dev->tagset.cmd_size = nvme_cmd_size(dev);
1698 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1699 dev->tagset.driver_data = dev;
b60503ba 1700
ffe7704d
KB
1701 if (blk_mq_alloc_tag_set(&dev->tagset))
1702 return 0;
5bae7f73 1703 dev->ctrl.tagset = &dev->tagset;
ffe7704d 1704 }
646017a6 1705 nvme_queue_scan(dev);
e1e5e564 1706 return 0;
b60503ba
MW
1707}
1708
b00a726a 1709static int nvme_pci_enable(struct nvme_dev *dev)
0877cb0d 1710{
42f61420 1711 u64 cap;
b00a726a 1712 int result = -ENOMEM;
e75ec752 1713 struct pci_dev *pdev = to_pci_dev(dev->dev);
0877cb0d
KB
1714
1715 if (pci_enable_device_mem(pdev))
1716 return result;
1717
1718 dev->entry[0].vector = pdev->irq;
1719 pci_set_master(pdev);
0877cb0d 1720
e75ec752
CH
1721 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1722 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
052d0efa 1723 goto disable;
0877cb0d 1724
7a67cbea 1725 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
0e53d180 1726 result = -ENODEV;
b00a726a 1727 goto disable;
0e53d180 1728 }
e32efbfc
JA
1729
1730 /*
1731 * Some devices don't advertse INTx interrupts, pre-enable a single
1732 * MSIX vec for setup. We'll adjust this later.
1733 */
1734 if (!pdev->irq) {
1735 result = pci_enable_msix(pdev, dev->entry, 1);
1736 if (result < 0)
b00a726a 1737 goto disable;
e32efbfc
JA
1738 }
1739
7a67cbea
CH
1740 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
1741
42f61420
KB
1742 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
1743 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
7a67cbea 1744 dev->dbs = dev->bar + 4096;
1f390c1f
SG
1745
1746 /*
1747 * Temporary fix for the Apple controller found in the MacBook8,1 and
1748 * some MacBook7,1 to avoid controller resets and data loss.
1749 */
1750 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1751 dev->q_depth = 2;
1752 dev_warn(dev->dev, "detected Apple NVMe controller, set "
1753 "queue depth=%u to work around controller resets\n",
1754 dev->q_depth);
1755 }
1756
7a67cbea 1757 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2))
8ffaadf7 1758 dev->cmb = nvme_map_cmb(dev);
0877cb0d 1759
a0a3408e
KB
1760 pci_enable_pcie_error_reporting(pdev);
1761 pci_save_state(pdev);
0877cb0d
KB
1762 return 0;
1763
1764 disable:
0877cb0d
KB
1765 pci_disable_device(pdev);
1766 return result;
1767}
1768
1769static void nvme_dev_unmap(struct nvme_dev *dev)
b00a726a
KB
1770{
1771 if (dev->bar)
1772 iounmap(dev->bar);
1773 pci_release_regions(to_pci_dev(dev->dev));
1774}
1775
1776static void nvme_pci_disable(struct nvme_dev *dev)
0877cb0d 1777{
e75ec752
CH
1778 struct pci_dev *pdev = to_pci_dev(dev->dev);
1779
1780 if (pdev->msi_enabled)
1781 pci_disable_msi(pdev);
1782 else if (pdev->msix_enabled)
1783 pci_disable_msix(pdev);
0877cb0d 1784
a0a3408e
KB
1785 if (pci_is_enabled(pdev)) {
1786 pci_disable_pcie_error_reporting(pdev);
e75ec752 1787 pci_disable_device(pdev);
4d115420 1788 }
4d115420
KB
1789}
1790
7385014c 1791static int nvme_dev_list_add(struct nvme_dev *dev)
4d115420 1792{
7385014c 1793 bool start_thread = false;
4d115420 1794
7385014c
CH
1795 spin_lock(&dev_list_lock);
1796 if (list_empty(&dev_list) && IS_ERR_OR_NULL(nvme_thread)) {
1797 start_thread = true;
1798 nvme_thread = NULL;
4d115420 1799 }
7385014c
CH
1800 list_add(&dev->node, &dev_list);
1801 spin_unlock(&dev_list_lock);
4d115420 1802
7385014c
CH
1803 if (start_thread) {
1804 nvme_thread = kthread_run(nvme_kthread, NULL, "nvme");
1805 wake_up_all(&nvme_kthread_wait);
1806 } else
1807 wait_event_killable(nvme_kthread_wait, nvme_thread);
4d115420 1808
7385014c
CH
1809 if (IS_ERR_OR_NULL(nvme_thread))
1810 return nvme_thread ? PTR_ERR(nvme_thread) : -EINTR;
1811
1812 return 0;
4d115420
KB
1813}
1814
b9afca3e
DM
1815/*
1816* Remove the node from the device list and check
1817* for whether or not we need to stop the nvme_thread.
1818*/
1819static void nvme_dev_list_remove(struct nvme_dev *dev)
1820{
1821 struct task_struct *tmp = NULL;
1822
1823 spin_lock(&dev_list_lock);
1824 list_del_init(&dev->node);
1825 if (list_empty(&dev_list) && !IS_ERR_OR_NULL(nvme_thread)) {
1826 tmp = nvme_thread;
1827 nvme_thread = NULL;
1828 }
1829 spin_unlock(&dev_list_lock);
1830
1831 if (tmp)
1832 kthread_stop(tmp);
1833}
1834
a5cdb68c 1835static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
b60503ba 1836{
22404274 1837 int i;
7c1b2450 1838 u32 csts = -1;
22404274 1839
b9afca3e 1840 nvme_dev_list_remove(dev);
1fa6aead 1841
77bf25ea 1842 mutex_lock(&dev->shutdown_lock);
b00a726a 1843 if (pci_is_enabled(to_pci_dev(dev->dev))) {
25646264 1844 nvme_stop_queues(&dev->ctrl);
7a67cbea 1845 csts = readl(dev->bar + NVME_REG_CSTS);
c9d3bf88 1846 }
7c1b2450 1847 if (csts & NVME_CSTS_CFS || !(csts & NVME_CSTS_RDY)) {
4d115420 1848 for (i = dev->queue_count - 1; i >= 0; i--) {
a4aea562 1849 struct nvme_queue *nvmeq = dev->queues[i];
4d115420 1850 nvme_suspend_queue(nvmeq);
4d115420
KB
1851 }
1852 } else {
1853 nvme_disable_io_queues(dev);
a5cdb68c 1854 nvme_disable_admin_queue(dev, shutdown);
4d115420 1855 }
b00a726a 1856 nvme_pci_disable(dev);
07836e65
KB
1857
1858 for (i = dev->queue_count - 1; i >= 0; i--)
1859 nvme_clear_queue(dev->queues[i]);
77bf25ea 1860 mutex_unlock(&dev->shutdown_lock);
b60503ba
MW
1861}
1862
091b6092
MW
1863static int nvme_setup_prp_pools(struct nvme_dev *dev)
1864{
e75ec752 1865 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
091b6092
MW
1866 PAGE_SIZE, PAGE_SIZE, 0);
1867 if (!dev->prp_page_pool)
1868 return -ENOMEM;
1869
99802a7a 1870 /* Optimisation for I/Os between 4k and 128k */
e75ec752 1871 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
99802a7a
MW
1872 256, 256, 0);
1873 if (!dev->prp_small_pool) {
1874 dma_pool_destroy(dev->prp_page_pool);
1875 return -ENOMEM;
1876 }
091b6092
MW
1877 return 0;
1878}
1879
1880static void nvme_release_prp_pools(struct nvme_dev *dev)
1881{
1882 dma_pool_destroy(dev->prp_page_pool);
99802a7a 1883 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
1884}
1885
1673f1f0 1886static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
5e82e952 1887{
1673f1f0 1888 struct nvme_dev *dev = to_nvme_dev(ctrl);
9ac27090 1889
e75ec752 1890 put_device(dev->dev);
4af0e21c
KB
1891 if (dev->tagset.tags)
1892 blk_mq_free_tag_set(&dev->tagset);
1c63dc66
CH
1893 if (dev->ctrl.admin_q)
1894 blk_put_queue(dev->ctrl.admin_q);
5e82e952
KB
1895 kfree(dev->queues);
1896 kfree(dev->entry);
1897 kfree(dev);
1898}
1899
fd634f41 1900static void nvme_reset_work(struct work_struct *work)
5e82e952 1901{
fd634f41 1902 struct nvme_dev *dev = container_of(work, struct nvme_dev, reset_work);
3cf519b5 1903 int result;
5e82e952 1904
fd634f41
CH
1905 if (WARN_ON(test_bit(NVME_CTRL_RESETTING, &dev->flags)))
1906 goto out;
5e82e952 1907
fd634f41
CH
1908 /*
1909 * If we're called to reset a live controller first shut it down before
1910 * moving on.
1911 */
b00a726a 1912 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
a5cdb68c 1913 nvme_dev_disable(dev, false);
5e82e952 1914
fd634f41 1915 set_bit(NVME_CTRL_RESETTING, &dev->flags);
f0b50732 1916
b00a726a 1917 result = nvme_pci_enable(dev);
f0b50732 1918 if (result)
3cf519b5 1919 goto out;
f0b50732
KB
1920
1921 result = nvme_configure_admin_queue(dev);
1922 if (result)
1923 goto unmap;
1924
a4aea562 1925 nvme_init_queue(dev->queues[0], 0);
0fb59cbc
KB
1926 result = nvme_alloc_admin_tags(dev);
1927 if (result)
1928 goto disable;
b9afca3e 1929
ce4541f4
CH
1930 result = nvme_init_identify(&dev->ctrl);
1931 if (result)
1932 goto free_tags;
1933
f0b50732 1934 result = nvme_setup_io_queues(dev);
badc34d4 1935 if (result)
0fb59cbc 1936 goto free_tags;
f0b50732 1937
adf68f21 1938 dev->ctrl.event_limit = NVME_NR_AEN_COMMANDS;
3cf519b5 1939
7385014c
CH
1940 result = nvme_dev_list_add(dev);
1941 if (result)
1942 goto remove;
3cf519b5 1943
2659e57b
CH
1944 /*
1945 * Keep the controller around but remove all namespaces if we don't have
1946 * any working I/O queue.
1947 */
3cf519b5
CH
1948 if (dev->online_queues < 2) {
1949 dev_warn(dev->dev, "IO queues not created\n");
5bae7f73 1950 nvme_remove_namespaces(&dev->ctrl);
3cf519b5 1951 } else {
25646264 1952 nvme_start_queues(&dev->ctrl);
3cf519b5
CH
1953 nvme_dev_add(dev);
1954 }
1955
fd634f41 1956 clear_bit(NVME_CTRL_RESETTING, &dev->flags);
3cf519b5 1957 return;
f0b50732 1958
7385014c
CH
1959 remove:
1960 nvme_dev_list_remove(dev);
0fb59cbc
KB
1961 free_tags:
1962 nvme_dev_remove_admin(dev);
1c63dc66
CH
1963 blk_put_queue(dev->ctrl.admin_q);
1964 dev->ctrl.admin_q = NULL;
4af0e21c 1965 dev->queues[0]->tags = NULL;
f0b50732 1966 disable:
a5cdb68c 1967 nvme_disable_admin_queue(dev, false);
f0b50732
KB
1968 unmap:
1969 nvme_dev_unmap(dev);
3cf519b5 1970 out:
5c8809e6 1971 nvme_remove_dead_ctrl(dev);
f0b50732
KB
1972}
1973
5c8809e6 1974static void nvme_remove_dead_ctrl_work(struct work_struct *work)
9a6b9458 1975{
5c8809e6 1976 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
e75ec752 1977 struct pci_dev *pdev = to_pci_dev(dev->dev);
9a6b9458
KB
1978
1979 if (pci_get_drvdata(pdev))
c81f4975 1980 pci_stop_and_remove_bus_device_locked(pdev);
1673f1f0 1981 nvme_put_ctrl(&dev->ctrl);
9a6b9458
KB
1982}
1983
5c8809e6 1984static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
de3eff2b 1985{
5c8809e6 1986 dev_warn(dev->dev, "Removing after probe failure\n");
1673f1f0 1987 kref_get(&dev->ctrl.kref);
5c8809e6 1988 if (!schedule_work(&dev->remove_work))
1673f1f0 1989 nvme_put_ctrl(&dev->ctrl);
de3eff2b
KB
1990}
1991
4cc06521 1992static int nvme_reset(struct nvme_dev *dev)
9a6b9458 1993{
1c63dc66 1994 if (!dev->ctrl.admin_q || blk_queue_dying(dev->ctrl.admin_q))
4cc06521 1995 return -ENODEV;
ffe7704d 1996
846cc05f
CH
1997 if (!queue_work(nvme_workq, &dev->reset_work))
1998 return -EBUSY;
ffe7704d 1999
846cc05f 2000 flush_work(&dev->reset_work);
846cc05f 2001 return 0;
9a6b9458
KB
2002}
2003
1c63dc66 2004static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
9ca97374 2005{
1c63dc66 2006 *val = readl(to_nvme_dev(ctrl)->bar + off);
90667892 2007 return 0;
9ca97374
TH
2008}
2009
5fd4ce1b 2010static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
4cc06521 2011{
5fd4ce1b
CH
2012 writel(val, to_nvme_dev(ctrl)->bar + off);
2013 return 0;
2014}
4cc06521 2015
7fd8930f
CH
2016static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2017{
2018 *val = readq(to_nvme_dev(ctrl)->bar + off);
2019 return 0;
4cc06521
KB
2020}
2021
5bae7f73 2022static bool nvme_pci_io_incapable(struct nvme_ctrl *ctrl)
4cc06521 2023{
5bae7f73 2024 struct nvme_dev *dev = to_nvme_dev(ctrl);
4cc06521 2025
5bae7f73
CH
2026 return !dev->bar || dev->online_queues < 2;
2027}
4cc06521 2028
f3ca80fc
CH
2029static int nvme_pci_reset_ctrl(struct nvme_ctrl *ctrl)
2030{
2031 return nvme_reset(to_nvme_dev(ctrl));
4cc06521 2032}
f3ca80fc 2033
1c63dc66
CH
2034static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
2035 .reg_read32 = nvme_pci_reg_read32,
5fd4ce1b 2036 .reg_write32 = nvme_pci_reg_write32,
7fd8930f 2037 .reg_read64 = nvme_pci_reg_read64,
5bae7f73 2038 .io_incapable = nvme_pci_io_incapable,
f3ca80fc 2039 .reset_ctrl = nvme_pci_reset_ctrl,
1673f1f0 2040 .free_ctrl = nvme_pci_free_ctrl,
1c63dc66 2041};
4cc06521 2042
b00a726a
KB
2043static int nvme_dev_map(struct nvme_dev *dev)
2044{
2045 int bars;
2046 struct pci_dev *pdev = to_pci_dev(dev->dev);
2047
2048 bars = pci_select_bars(pdev, IORESOURCE_MEM);
2049 if (!bars)
2050 return -ENODEV;
2051 if (pci_request_selected_regions(pdev, bars, "nvme"))
2052 return -ENODEV;
2053
2054 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
2055 if (!dev->bar)
2056 goto release;
2057
2058 return 0;
2059 release:
2060 pci_release_regions(pdev);
2061 return -ENODEV;
2062}
2063
8d85fce7 2064static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 2065{
a4aea562 2066 int node, result = -ENOMEM;
b60503ba
MW
2067 struct nvme_dev *dev;
2068
a4aea562
MB
2069 node = dev_to_node(&pdev->dev);
2070 if (node == NUMA_NO_NODE)
2071 set_dev_node(&pdev->dev, 0);
2072
2073 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
b60503ba
MW
2074 if (!dev)
2075 return -ENOMEM;
a4aea562
MB
2076 dev->entry = kzalloc_node(num_possible_cpus() * sizeof(*dev->entry),
2077 GFP_KERNEL, node);
b60503ba
MW
2078 if (!dev->entry)
2079 goto free;
a4aea562
MB
2080 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2081 GFP_KERNEL, node);
b60503ba
MW
2082 if (!dev->queues)
2083 goto free;
2084
e75ec752 2085 dev->dev = get_device(&pdev->dev);
9a6b9458 2086 pci_set_drvdata(pdev, dev);
1c63dc66 2087
b00a726a
KB
2088 result = nvme_dev_map(dev);
2089 if (result)
2090 goto free;
2091
f3ca80fc
CH
2092 INIT_LIST_HEAD(&dev->node);
2093 INIT_WORK(&dev->scan_work, nvme_dev_scan);
f3ca80fc 2094 INIT_WORK(&dev->reset_work, nvme_reset_work);
5c8809e6 2095 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
77bf25ea 2096 mutex_init(&dev->shutdown_lock);
db3cbfff 2097 init_completion(&dev->ioq_wait);
b60503ba 2098
091b6092
MW
2099 result = nvme_setup_prp_pools(dev);
2100 if (result)
a96d4f5c 2101 goto put_pci;
4cc06521 2102
f3ca80fc
CH
2103 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2104 id->driver_data);
4cc06521 2105 if (result)
2e1d8448 2106 goto release_pools;
740216fc 2107
92f7a162 2108 queue_work(nvme_workq, &dev->reset_work);
b60503ba
MW
2109 return 0;
2110
0877cb0d 2111 release_pools:
091b6092 2112 nvme_release_prp_pools(dev);
a96d4f5c 2113 put_pci:
e75ec752 2114 put_device(dev->dev);
b00a726a 2115 nvme_dev_unmap(dev);
b60503ba
MW
2116 free:
2117 kfree(dev->queues);
2118 kfree(dev->entry);
2119 kfree(dev);
2120 return result;
2121}
2122
f0d54a54
KB
2123static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
2124{
a6739479 2125 struct nvme_dev *dev = pci_get_drvdata(pdev);
f0d54a54 2126
a6739479 2127 if (prepare)
a5cdb68c 2128 nvme_dev_disable(dev, false);
a6739479 2129 else
92f7a162 2130 queue_work(nvme_workq, &dev->reset_work);
f0d54a54
KB
2131}
2132
09ece142
KB
2133static void nvme_shutdown(struct pci_dev *pdev)
2134{
2135 struct nvme_dev *dev = pci_get_drvdata(pdev);
a5cdb68c 2136 nvme_dev_disable(dev, true);
09ece142
KB
2137}
2138
8d85fce7 2139static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
2140{
2141 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458 2142
646017a6 2143 set_bit(NVME_CTRL_REMOVING, &dev->flags);
9a6b9458 2144 pci_set_drvdata(pdev, NULL);
a5768aa8 2145 flush_work(&dev->scan_work);
5bae7f73 2146 nvme_remove_namespaces(&dev->ctrl);
53029b04 2147 nvme_uninit_ctrl(&dev->ctrl);
a5cdb68c 2148 nvme_dev_disable(dev, true);
ff23a2a1 2149 flush_work(&dev->reset_work);
a4aea562 2150 nvme_dev_remove_admin(dev);
a1a5ef99 2151 nvme_free_queues(dev, 0);
8ffaadf7 2152 nvme_release_cmb(dev);
9a6b9458 2153 nvme_release_prp_pools(dev);
b00a726a 2154 nvme_dev_unmap(dev);
1673f1f0 2155 nvme_put_ctrl(&dev->ctrl);
b60503ba
MW
2156}
2157
671a6018 2158#ifdef CONFIG_PM_SLEEP
cd638946
KB
2159static int nvme_suspend(struct device *dev)
2160{
2161 struct pci_dev *pdev = to_pci_dev(dev);
2162 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2163
a5cdb68c 2164 nvme_dev_disable(ndev, true);
cd638946
KB
2165 return 0;
2166}
2167
2168static int nvme_resume(struct device *dev)
2169{
2170 struct pci_dev *pdev = to_pci_dev(dev);
2171 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 2172
92f7a162 2173 queue_work(nvme_workq, &ndev->reset_work);
9a6b9458 2174 return 0;
cd638946 2175}
671a6018 2176#endif
cd638946
KB
2177
2178static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 2179
a0a3408e
KB
2180static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2181 pci_channel_state_t state)
2182{
2183 struct nvme_dev *dev = pci_get_drvdata(pdev);
2184
2185 /*
2186 * A frozen channel requires a reset. When detected, this method will
2187 * shutdown the controller to quiesce. The controller will be restarted
2188 * after the slot reset through driver's slot_reset callback.
2189 */
2190 dev_warn(&pdev->dev, "error detected: state:%d\n", state);
2191 switch (state) {
2192 case pci_channel_io_normal:
2193 return PCI_ERS_RESULT_CAN_RECOVER;
2194 case pci_channel_io_frozen:
a5cdb68c 2195 nvme_dev_disable(dev, false);
a0a3408e
KB
2196 return PCI_ERS_RESULT_NEED_RESET;
2197 case pci_channel_io_perm_failure:
2198 return PCI_ERS_RESULT_DISCONNECT;
2199 }
2200 return PCI_ERS_RESULT_NEED_RESET;
2201}
2202
2203static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2204{
2205 struct nvme_dev *dev = pci_get_drvdata(pdev);
2206
2207 dev_info(&pdev->dev, "restart after slot reset\n");
2208 pci_restore_state(pdev);
2209 queue_work(nvme_workq, &dev->reset_work);
2210 return PCI_ERS_RESULT_RECOVERED;
2211}
2212
2213static void nvme_error_resume(struct pci_dev *pdev)
2214{
2215 pci_cleanup_aer_uncorrect_error_status(pdev);
2216}
2217
1d352035 2218static const struct pci_error_handlers nvme_err_handler = {
b60503ba 2219 .error_detected = nvme_error_detected,
b60503ba
MW
2220 .slot_reset = nvme_slot_reset,
2221 .resume = nvme_error_resume,
f0d54a54 2222 .reset_notify = nvme_reset_notify,
b60503ba
MW
2223};
2224
2225/* Move to pci_ids.h later */
2226#define PCI_CLASS_STORAGE_EXPRESS 0x010802
2227
6eb0d698 2228static const struct pci_device_id nvme_id_table[] = {
106198ed
CH
2229 { PCI_VDEVICE(INTEL, 0x0953),
2230 .driver_data = NVME_QUIRK_STRIPE_SIZE, },
540c801c
KB
2231 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2232 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
b60503ba 2233 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
c74dc780 2234 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
b60503ba
MW
2235 { 0, }
2236};
2237MODULE_DEVICE_TABLE(pci, nvme_id_table);
2238
2239static struct pci_driver nvme_driver = {
2240 .name = "nvme",
2241 .id_table = nvme_id_table,
2242 .probe = nvme_probe,
8d85fce7 2243 .remove = nvme_remove,
09ece142 2244 .shutdown = nvme_shutdown,
cd638946
KB
2245 .driver = {
2246 .pm = &nvme_dev_pm_ops,
2247 },
b60503ba
MW
2248 .err_handler = &nvme_err_handler,
2249};
2250
2251static int __init nvme_init(void)
2252{
0ac13140 2253 int result;
1fa6aead 2254
b9afca3e 2255 init_waitqueue_head(&nvme_kthread_wait);
b60503ba 2256
92f7a162 2257 nvme_workq = alloc_workqueue("nvme", WQ_UNBOUND | WQ_MEM_RECLAIM, 0);
9a6b9458 2258 if (!nvme_workq)
b9afca3e 2259 return -ENOMEM;
9a6b9458 2260
5bae7f73 2261 result = nvme_core_init();
5c42ea16 2262 if (result < 0)
9a6b9458 2263 goto kill_workq;
b3fffdef 2264
f3db22fe
KB
2265 result = pci_register_driver(&nvme_driver);
2266 if (result)
f3ca80fc 2267 goto core_exit;
1fa6aead 2268 return 0;
b60503ba 2269
f3ca80fc 2270 core_exit:
5bae7f73 2271 nvme_core_exit();
9a6b9458
KB
2272 kill_workq:
2273 destroy_workqueue(nvme_workq);
b60503ba
MW
2274 return result;
2275}
2276
2277static void __exit nvme_exit(void)
2278{
2279 pci_unregister_driver(&nvme_driver);
5bae7f73 2280 nvme_core_exit();
9a6b9458 2281 destroy_workqueue(nvme_workq);
b9afca3e 2282 BUG_ON(nvme_thread && !IS_ERR(nvme_thread));
21bd78bc 2283 _nvme_check_size();
b60503ba
MW
2284}
2285
2286MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2287MODULE_LICENSE("GPL");
c78b4713 2288MODULE_VERSION("1.0");
b60503ba
MW
2289module_init(nvme_init);
2290module_exit(nvme_exit);