]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kvm/svm.c
KVM: MMU: only write protect mappings at pagetable level
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
9611c187 7 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
8 *
9 * Authors:
10 * Yaniv Kamay <yaniv@qumranet.com>
11 * Avi Kivity <avi@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
edf88417
AK
17#include <linux/kvm_host.h>
18
85f455f7 19#include "irq.h"
1d737c8a 20#include "mmu.h"
5fdbf976 21#include "kvm_cache_regs.h"
fe4c7b19 22#include "x86.h"
e495606d 23
6aa8b732 24#include <linux/module.h>
9d8f549d 25#include <linux/kernel.h>
6aa8b732
AK
26#include <linux/vmalloc.h>
27#include <linux/highmem.h>
e8edc6e0 28#include <linux/sched.h>
229456fc 29#include <linux/ftrace_event.h>
5a0e3ad6 30#include <linux/slab.h>
6aa8b732 31
67ec6607 32#include <asm/tlbflush.h>
e495606d 33#include <asm/desc.h>
631bc487 34#include <asm/kvm_para.h>
6aa8b732 35
63d1142f 36#include <asm/virtext.h>
229456fc 37#include "trace.h"
63d1142f 38
4ecac3fd
AK
39#define __ex(x) __kvm_handle_fault_on_reboot(x)
40
6aa8b732
AK
41MODULE_AUTHOR("Qumranet");
42MODULE_LICENSE("GPL");
43
44#define IOPM_ALLOC_ORDER 2
45#define MSRPM_ALLOC_ORDER 1
46
6aa8b732
AK
47#define SEG_TYPE_LDT 2
48#define SEG_TYPE_BUSY_TSS16 3
49
6bc31bdc
AP
50#define SVM_FEATURE_NPT (1 << 0)
51#define SVM_FEATURE_LBRV (1 << 1)
52#define SVM_FEATURE_SVML (1 << 2)
53#define SVM_FEATURE_NRIP (1 << 3)
ddce97aa
AP
54#define SVM_FEATURE_TSC_RATE (1 << 4)
55#define SVM_FEATURE_VMCB_CLEAN (1 << 5)
56#define SVM_FEATURE_FLUSH_ASID (1 << 6)
57#define SVM_FEATURE_DECODE_ASSIST (1 << 7)
6bc31bdc 58#define SVM_FEATURE_PAUSE_FILTER (1 << 10)
80b7706e 59
410e4d57
JR
60#define NESTED_EXIT_HOST 0 /* Exit handled on host level */
61#define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
62#define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
63
24e09cbf
JR
64#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
65
67ec6607
JR
66static bool erratum_383_found __read_mostly;
67
6c8166a7
AK
68static const u32 host_save_user_msrs[] = {
69#ifdef CONFIG_X86_64
70 MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
71 MSR_FS_BASE,
72#endif
73 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
74};
75
76#define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
77
78struct kvm_vcpu;
79
e6aa9abd
JR
80struct nested_state {
81 struct vmcb *hsave;
82 u64 hsave_msr;
4a810181 83 u64 vm_cr_msr;
e6aa9abd
JR
84 u64 vmcb;
85
86 /* These are the merged vectors */
87 u32 *msrpm;
88
89 /* gpa pointers to the real vectors */
90 u64 vmcb_msrpm;
ce2ac085 91 u64 vmcb_iopm;
aad42c64 92
cd3ff653
JR
93 /* A VMEXIT is required but not yet emulated */
94 bool exit_required;
95
cda00082
JR
96 /*
97 * If we vmexit during an instruction emulation we need this to restore
98 * the l1 guest rip after the emulation
99 */
100 unsigned long vmexit_rip;
101 unsigned long vmexit_rsp;
102 unsigned long vmexit_rax;
103
aad42c64 104 /* cache for intercepts of the guest */
4ee546b4 105 u32 intercept_cr;
3aed041a 106 u32 intercept_dr;
aad42c64
JR
107 u32 intercept_exceptions;
108 u64 intercept;
109
5bd2edc3
JR
110 /* Nested Paging related state */
111 u64 nested_cr3;
e6aa9abd
JR
112};
113
323c3d80
JR
114#define MSRPM_OFFSETS 16
115static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
116
6c8166a7
AK
117struct vcpu_svm {
118 struct kvm_vcpu vcpu;
119 struct vmcb *vmcb;
120 unsigned long vmcb_pa;
121 struct svm_cpu_data *svm_data;
122 uint64_t asid_generation;
123 uint64_t sysenter_esp;
124 uint64_t sysenter_eip;
125
126 u64 next_rip;
127
128 u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
afe9e66f 129 struct {
dacccfdd
AK
130 u16 fs;
131 u16 gs;
132 u16 ldt;
afe9e66f
AK
133 u64 gs_base;
134 } host;
6c8166a7
AK
135
136 u32 *msrpm;
6c8166a7 137
e6aa9abd 138 struct nested_state nested;
6be7d306
JK
139
140 bool nmi_singlestep;
66b7138f
JK
141
142 unsigned int3_injected;
143 unsigned long int3_rip;
631bc487 144 u32 apf_reason;
6c8166a7
AK
145};
146
455716fa
JR
147#define MSR_INVALID 0xffffffffU
148
ac72a9b7
JR
149static struct svm_direct_access_msrs {
150 u32 index; /* Index of the MSR */
151 bool always; /* True if intercept is always on */
152} direct_access_msrs[] = {
8c06585d 153 { .index = MSR_STAR, .always = true },
ac72a9b7
JR
154 { .index = MSR_IA32_SYSENTER_CS, .always = true },
155#ifdef CONFIG_X86_64
156 { .index = MSR_GS_BASE, .always = true },
157 { .index = MSR_FS_BASE, .always = true },
158 { .index = MSR_KERNEL_GS_BASE, .always = true },
159 { .index = MSR_LSTAR, .always = true },
160 { .index = MSR_CSTAR, .always = true },
161 { .index = MSR_SYSCALL_MASK, .always = true },
162#endif
163 { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
164 { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
165 { .index = MSR_IA32_LASTINTFROMIP, .always = false },
166 { .index = MSR_IA32_LASTINTTOIP, .always = false },
167 { .index = MSR_INVALID, .always = false },
6c8166a7
AK
168};
169
709ddebf
JR
170/* enable NPT for AMD64 and X86 with PAE */
171#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
172static bool npt_enabled = true;
173#else
e0231715 174static bool npt_enabled;
709ddebf 175#endif
6c7dac72
JR
176static int npt = 1;
177
178module_param(npt, int, S_IRUGO);
e3da3acd 179
4b6e4dca 180static int nested = 1;
236de055
AG
181module_param(nested, int, S_IRUGO);
182
44874f84 183static void svm_flush_tlb(struct kvm_vcpu *vcpu);
a5c3832d 184static void svm_complete_interrupts(struct vcpu_svm *svm);
04d2cc77 185
410e4d57 186static int nested_svm_exit_handled(struct vcpu_svm *svm);
b8e88bc8 187static int nested_svm_intercept(struct vcpu_svm *svm);
cf74a78b 188static int nested_svm_vmexit(struct vcpu_svm *svm);
cf74a78b
AG
189static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
190 bool has_error_code, u32 error_code);
191
8d28fec4 192enum {
116a0a23
JR
193 VMCB_INTERCEPTS, /* Intercept vectors, TSC offset,
194 pause filter count */
f56838e4 195 VMCB_PERM_MAP, /* IOPM Base and MSRPM Base */
d48086d1 196 VMCB_ASID, /* ASID */
decdbf6a 197 VMCB_INTR, /* int_ctl, int_vector */
b2747166 198 VMCB_NPT, /* npt_en, nCR3, gPAT */
dcca1a65 199 VMCB_CR, /* CR0, CR3, CR4, EFER */
72214b96 200 VMCB_DR, /* DR6, DR7 */
17a703cb 201 VMCB_DT, /* GDT, IDT */
060d0c9a 202 VMCB_SEG, /* CS, DS, SS, ES, CPL */
0574dec0 203 VMCB_CR2, /* CR2 only */
b53ba3f9 204 VMCB_LBR, /* DBGCTL, BR_FROM, BR_TO, LAST_EX_FROM, LAST_EX_TO */
8d28fec4
RJ
205 VMCB_DIRTY_MAX,
206};
207
0574dec0
JR
208/* TPR and CR2 are always written before VMRUN */
209#define VMCB_ALWAYS_DIRTY_MASK ((1U << VMCB_INTR) | (1U << VMCB_CR2))
8d28fec4
RJ
210
211static inline void mark_all_dirty(struct vmcb *vmcb)
212{
213 vmcb->control.clean = 0;
214}
215
216static inline void mark_all_clean(struct vmcb *vmcb)
217{
218 vmcb->control.clean = ((1 << VMCB_DIRTY_MAX) - 1)
219 & ~VMCB_ALWAYS_DIRTY_MASK;
220}
221
222static inline void mark_dirty(struct vmcb *vmcb, int bit)
223{
224 vmcb->control.clean &= ~(1 << bit);
225}
226
a2fa3e9f
GH
227static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
228{
fb3f0f51 229 return container_of(vcpu, struct vcpu_svm, vcpu);
a2fa3e9f
GH
230}
231
384c6368
JR
232static void recalc_intercepts(struct vcpu_svm *svm)
233{
234 struct vmcb_control_area *c, *h;
235 struct nested_state *g;
236
116a0a23
JR
237 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
238
384c6368
JR
239 if (!is_guest_mode(&svm->vcpu))
240 return;
241
242 c = &svm->vmcb->control;
243 h = &svm->nested.hsave->control;
244 g = &svm->nested;
245
4ee546b4 246 c->intercept_cr = h->intercept_cr | g->intercept_cr;
3aed041a 247 c->intercept_dr = h->intercept_dr | g->intercept_dr;
384c6368
JR
248 c->intercept_exceptions = h->intercept_exceptions | g->intercept_exceptions;
249 c->intercept = h->intercept | g->intercept;
250}
251
4ee546b4
RJ
252static inline struct vmcb *get_host_vmcb(struct vcpu_svm *svm)
253{
254 if (is_guest_mode(&svm->vcpu))
255 return svm->nested.hsave;
256 else
257 return svm->vmcb;
258}
259
260static inline void set_cr_intercept(struct vcpu_svm *svm, int bit)
261{
262 struct vmcb *vmcb = get_host_vmcb(svm);
263
264 vmcb->control.intercept_cr |= (1U << bit);
265
266 recalc_intercepts(svm);
267}
268
269static inline void clr_cr_intercept(struct vcpu_svm *svm, int bit)
270{
271 struct vmcb *vmcb = get_host_vmcb(svm);
272
273 vmcb->control.intercept_cr &= ~(1U << bit);
274
275 recalc_intercepts(svm);
276}
277
278static inline bool is_cr_intercept(struct vcpu_svm *svm, int bit)
279{
280 struct vmcb *vmcb = get_host_vmcb(svm);
281
282 return vmcb->control.intercept_cr & (1U << bit);
283}
284
3aed041a
JR
285static inline void set_dr_intercept(struct vcpu_svm *svm, int bit)
286{
287 struct vmcb *vmcb = get_host_vmcb(svm);
288
289 vmcb->control.intercept_dr |= (1U << bit);
290
291 recalc_intercepts(svm);
292}
293
294static inline void clr_dr_intercept(struct vcpu_svm *svm, int bit)
295{
296 struct vmcb *vmcb = get_host_vmcb(svm);
297
298 vmcb->control.intercept_dr &= ~(1U << bit);
299
300 recalc_intercepts(svm);
301}
302
18c918c5
JR
303static inline void set_exception_intercept(struct vcpu_svm *svm, int bit)
304{
305 struct vmcb *vmcb = get_host_vmcb(svm);
306
307 vmcb->control.intercept_exceptions |= (1U << bit);
308
309 recalc_intercepts(svm);
310}
311
312static inline void clr_exception_intercept(struct vcpu_svm *svm, int bit)
313{
314 struct vmcb *vmcb = get_host_vmcb(svm);
315
316 vmcb->control.intercept_exceptions &= ~(1U << bit);
317
318 recalc_intercepts(svm);
319}
320
8a05a1b8
JR
321static inline void set_intercept(struct vcpu_svm *svm, int bit)
322{
323 struct vmcb *vmcb = get_host_vmcb(svm);
324
325 vmcb->control.intercept |= (1ULL << bit);
326
327 recalc_intercepts(svm);
328}
329
330static inline void clr_intercept(struct vcpu_svm *svm, int bit)
331{
332 struct vmcb *vmcb = get_host_vmcb(svm);
333
334 vmcb->control.intercept &= ~(1ULL << bit);
335
336 recalc_intercepts(svm);
337}
338
2af9194d
JR
339static inline void enable_gif(struct vcpu_svm *svm)
340{
341 svm->vcpu.arch.hflags |= HF_GIF_MASK;
342}
343
344static inline void disable_gif(struct vcpu_svm *svm)
345{
346 svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
347}
348
349static inline bool gif_set(struct vcpu_svm *svm)
350{
351 return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
352}
353
4866d5e3 354static unsigned long iopm_base;
6aa8b732
AK
355
356struct kvm_ldttss_desc {
357 u16 limit0;
358 u16 base0;
e0231715
JR
359 unsigned base1:8, type:5, dpl:2, p:1;
360 unsigned limit1:4, zero0:3, g:1, base2:8;
6aa8b732
AK
361 u32 base3;
362 u32 zero1;
363} __attribute__((packed));
364
365struct svm_cpu_data {
366 int cpu;
367
5008fdf5
AK
368 u64 asid_generation;
369 u32 max_asid;
370 u32 next_asid;
6aa8b732
AK
371 struct kvm_ldttss_desc *tss_desc;
372
373 struct page *save_area;
374};
375
376static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
80b7706e 377static uint32_t svm_features;
6aa8b732
AK
378
379struct svm_init_data {
380 int cpu;
381 int r;
382};
383
384static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
385
9d8f549d 386#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
387#define MSRS_RANGE_SIZE 2048
388#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
389
455716fa
JR
390static u32 svm_msrpm_offset(u32 msr)
391{
392 u32 offset;
393 int i;
394
395 for (i = 0; i < NUM_MSR_MAPS; i++) {
396 if (msr < msrpm_ranges[i] ||
397 msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
398 continue;
399
400 offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
401 offset += (i * MSRS_RANGE_SIZE); /* add range offset */
402
403 /* Now we have the u8 offset - but need the u32 offset */
404 return offset / 4;
405 }
406
407 /* MSR not in any range */
408 return MSR_INVALID;
409}
410
6aa8b732
AK
411#define MAX_INST_SIZE 15
412
6aa8b732
AK
413static inline void clgi(void)
414{
4ecac3fd 415 asm volatile (__ex(SVM_CLGI));
6aa8b732
AK
416}
417
418static inline void stgi(void)
419{
4ecac3fd 420 asm volatile (__ex(SVM_STGI));
6aa8b732
AK
421}
422
423static inline void invlpga(unsigned long addr, u32 asid)
424{
e0231715 425 asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
6aa8b732
AK
426}
427
4b16184c
JR
428static int get_npt_level(void)
429{
430#ifdef CONFIG_X86_64
431 return PT64_ROOT_LEVEL;
432#else
433 return PT32E_ROOT_LEVEL;
434#endif
435}
436
6aa8b732
AK
437static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
438{
6dc696d4 439 vcpu->arch.efer = efer;
709ddebf 440 if (!npt_enabled && !(efer & EFER_LMA))
2b5203ee 441 efer &= ~EFER_LME;
6aa8b732 442
9962d032 443 to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
dcca1a65 444 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
6aa8b732
AK
445}
446
6aa8b732
AK
447static int is_external_interrupt(u32 info)
448{
449 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
450 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
451}
452
2809f5d2
GC
453static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
454{
455 struct vcpu_svm *svm = to_svm(vcpu);
456 u32 ret = 0;
457
458 if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
48005f64 459 ret |= KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
2809f5d2
GC
460 return ret & mask;
461}
462
463static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
464{
465 struct vcpu_svm *svm = to_svm(vcpu);
466
467 if (mask == 0)
468 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
469 else
470 svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
471
472}
473
6aa8b732
AK
474static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
475{
a2fa3e9f
GH
476 struct vcpu_svm *svm = to_svm(vcpu);
477
6bc31bdc
AP
478 if (svm->vmcb->control.next_rip != 0)
479 svm->next_rip = svm->vmcb->control.next_rip;
480
a2fa3e9f 481 if (!svm->next_rip) {
51d8b661 482 if (emulate_instruction(vcpu, EMULTYPE_SKIP) !=
f629cf84
GN
483 EMULATE_DONE)
484 printk(KERN_DEBUG "%s: NOP\n", __func__);
6aa8b732
AK
485 return;
486 }
5fdbf976
MT
487 if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
488 printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
489 __func__, kvm_rip_read(vcpu), svm->next_rip);
6aa8b732 490
5fdbf976 491 kvm_rip_write(vcpu, svm->next_rip);
2809f5d2 492 svm_set_interrupt_shadow(vcpu, 0);
6aa8b732
AK
493}
494
116a4752 495static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
496 bool has_error_code, u32 error_code,
497 bool reinject)
116a4752
JK
498{
499 struct vcpu_svm *svm = to_svm(vcpu);
500
e0231715
JR
501 /*
502 * If we are within a nested VM we'd better #VMEXIT and let the guest
503 * handle the exception
504 */
ce7ddec4
JR
505 if (!reinject &&
506 nested_svm_check_exception(svm, nr, has_error_code, error_code))
116a4752
JK
507 return;
508
2a6b20b8 509 if (nr == BP_VECTOR && !static_cpu_has(X86_FEATURE_NRIPS)) {
66b7138f
JK
510 unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
511
512 /*
513 * For guest debugging where we have to reinject #BP if some
514 * INT3 is guest-owned:
515 * Emulate nRIP by moving RIP forward. Will fail if injection
516 * raises a fault that is not intercepted. Still better than
517 * failing in all cases.
518 */
519 skip_emulated_instruction(&svm->vcpu);
520 rip = kvm_rip_read(&svm->vcpu);
521 svm->int3_rip = rip + svm->vmcb->save.cs.base;
522 svm->int3_injected = rip - old_rip;
523 }
524
116a4752
JK
525 svm->vmcb->control.event_inj = nr
526 | SVM_EVTINJ_VALID
527 | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
528 | SVM_EVTINJ_TYPE_EXEPT;
529 svm->vmcb->control.event_inj_err = error_code;
530}
531
67ec6607
JR
532static void svm_init_erratum_383(void)
533{
534 u32 low, high;
535 int err;
536 u64 val;
537
1be85a6d 538 if (!cpu_has_amd_erratum(amd_erratum_383))
67ec6607
JR
539 return;
540
541 /* Use _safe variants to not break nested virtualization */
542 val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
543 if (err)
544 return;
545
546 val |= (1ULL << 47);
547
548 low = lower_32_bits(val);
549 high = upper_32_bits(val);
550
551 native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
552
553 erratum_383_found = true;
554}
555
6aa8b732
AK
556static int has_svm(void)
557{
63d1142f 558 const char *msg;
6aa8b732 559
63d1142f 560 if (!cpu_has_svm(&msg)) {
ff81ff10 561 printk(KERN_INFO "has_svm: %s\n", msg);
6aa8b732
AK
562 return 0;
563 }
564
6aa8b732
AK
565 return 1;
566}
567
568static void svm_hardware_disable(void *garbage)
569{
2c8dceeb 570 cpu_svm_disable();
6aa8b732
AK
571}
572
10474ae8 573static int svm_hardware_enable(void *garbage)
6aa8b732
AK
574{
575
0fe1e009 576 struct svm_cpu_data *sd;
6aa8b732 577 uint64_t efer;
89a27f4d 578 struct desc_ptr gdt_descr;
6aa8b732
AK
579 struct desc_struct *gdt;
580 int me = raw_smp_processor_id();
581
10474ae8
AG
582 rdmsrl(MSR_EFER, efer);
583 if (efer & EFER_SVME)
584 return -EBUSY;
585
6aa8b732 586 if (!has_svm()) {
e6732a5a
ZA
587 printk(KERN_ERR "svm_hardware_enable: err EOPNOTSUPP on %d\n",
588 me);
10474ae8 589 return -EINVAL;
6aa8b732 590 }
0fe1e009 591 sd = per_cpu(svm_data, me);
6aa8b732 592
0fe1e009 593 if (!sd) {
e6732a5a 594 printk(KERN_ERR "svm_hardware_enable: svm_data is NULL on %d\n",
6aa8b732 595 me);
10474ae8 596 return -EINVAL;
6aa8b732
AK
597 }
598
0fe1e009
TH
599 sd->asid_generation = 1;
600 sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
601 sd->next_asid = sd->max_asid + 1;
6aa8b732 602
d6ab1ed4 603 native_store_gdt(&gdt_descr);
89a27f4d 604 gdt = (struct desc_struct *)gdt_descr.address;
0fe1e009 605 sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
6aa8b732 606
9962d032 607 wrmsrl(MSR_EFER, efer | EFER_SVME);
6aa8b732 608
d0316554 609 wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
10474ae8 610
67ec6607
JR
611 svm_init_erratum_383();
612
10474ae8 613 return 0;
6aa8b732
AK
614}
615
0da1db75
JR
616static void svm_cpu_uninit(int cpu)
617{
0fe1e009 618 struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
0da1db75 619
0fe1e009 620 if (!sd)
0da1db75
JR
621 return;
622
623 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
0fe1e009
TH
624 __free_page(sd->save_area);
625 kfree(sd);
0da1db75
JR
626}
627
6aa8b732
AK
628static int svm_cpu_init(int cpu)
629{
0fe1e009 630 struct svm_cpu_data *sd;
6aa8b732
AK
631 int r;
632
0fe1e009
TH
633 sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
634 if (!sd)
6aa8b732 635 return -ENOMEM;
0fe1e009
TH
636 sd->cpu = cpu;
637 sd->save_area = alloc_page(GFP_KERNEL);
6aa8b732 638 r = -ENOMEM;
0fe1e009 639 if (!sd->save_area)
6aa8b732
AK
640 goto err_1;
641
0fe1e009 642 per_cpu(svm_data, cpu) = sd;
6aa8b732
AK
643
644 return 0;
645
646err_1:
0fe1e009 647 kfree(sd);
6aa8b732
AK
648 return r;
649
650}
651
ac72a9b7
JR
652static bool valid_msr_intercept(u32 index)
653{
654 int i;
655
656 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
657 if (direct_access_msrs[i].index == index)
658 return true;
659
660 return false;
661}
662
bfc733a7
RR
663static void set_msr_interception(u32 *msrpm, unsigned msr,
664 int read, int write)
6aa8b732 665{
455716fa
JR
666 u8 bit_read, bit_write;
667 unsigned long tmp;
668 u32 offset;
6aa8b732 669
ac72a9b7
JR
670 /*
671 * If this warning triggers extend the direct_access_msrs list at the
672 * beginning of the file
673 */
674 WARN_ON(!valid_msr_intercept(msr));
675
455716fa
JR
676 offset = svm_msrpm_offset(msr);
677 bit_read = 2 * (msr & 0x0f);
678 bit_write = 2 * (msr & 0x0f) + 1;
679 tmp = msrpm[offset];
680
681 BUG_ON(offset == MSR_INVALID);
682
683 read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
684 write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
685
686 msrpm[offset] = tmp;
6aa8b732
AK
687}
688
f65c229c 689static void svm_vcpu_init_msrpm(u32 *msrpm)
6aa8b732
AK
690{
691 int i;
692
f65c229c
JR
693 memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
694
ac72a9b7
JR
695 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
696 if (!direct_access_msrs[i].always)
697 continue;
698
699 set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
700 }
f65c229c
JR
701}
702
323c3d80
JR
703static void add_msr_offset(u32 offset)
704{
705 int i;
706
707 for (i = 0; i < MSRPM_OFFSETS; ++i) {
708
709 /* Offset already in list? */
710 if (msrpm_offsets[i] == offset)
bfc733a7 711 return;
323c3d80
JR
712
713 /* Slot used by another offset? */
714 if (msrpm_offsets[i] != MSR_INVALID)
715 continue;
716
717 /* Add offset to list */
718 msrpm_offsets[i] = offset;
719
720 return;
6aa8b732 721 }
323c3d80
JR
722
723 /*
724 * If this BUG triggers the msrpm_offsets table has an overflow. Just
725 * increase MSRPM_OFFSETS in this case.
726 */
bfc733a7 727 BUG();
6aa8b732
AK
728}
729
323c3d80 730static void init_msrpm_offsets(void)
f65c229c 731{
323c3d80 732 int i;
f65c229c 733
323c3d80
JR
734 memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
735
736 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
737 u32 offset;
738
739 offset = svm_msrpm_offset(direct_access_msrs[i].index);
740 BUG_ON(offset == MSR_INVALID);
741
742 add_msr_offset(offset);
743 }
f65c229c
JR
744}
745
24e09cbf
JR
746static void svm_enable_lbrv(struct vcpu_svm *svm)
747{
748 u32 *msrpm = svm->msrpm;
749
750 svm->vmcb->control.lbr_ctl = 1;
751 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
752 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
753 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
754 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
755}
756
757static void svm_disable_lbrv(struct vcpu_svm *svm)
758{
759 u32 *msrpm = svm->msrpm;
760
761 svm->vmcb->control.lbr_ctl = 0;
762 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
763 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
764 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
765 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
766}
767
6aa8b732
AK
768static __init int svm_hardware_setup(void)
769{
770 int cpu;
771 struct page *iopm_pages;
f65c229c 772 void *iopm_va;
6aa8b732
AK
773 int r;
774
6aa8b732
AK
775 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
776
777 if (!iopm_pages)
778 return -ENOMEM;
c8681339
AL
779
780 iopm_va = page_address(iopm_pages);
781 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
6aa8b732
AK
782 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
783
323c3d80
JR
784 init_msrpm_offsets();
785
50a37eb4
JR
786 if (boot_cpu_has(X86_FEATURE_NX))
787 kvm_enable_efer_bits(EFER_NX);
788
1b2fd70c
AG
789 if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
790 kvm_enable_efer_bits(EFER_FFXSR);
791
236de055
AG
792 if (nested) {
793 printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
eec4b140 794 kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
236de055
AG
795 }
796
3230bb47 797 for_each_possible_cpu(cpu) {
6aa8b732
AK
798 r = svm_cpu_init(cpu);
799 if (r)
f65c229c 800 goto err;
6aa8b732 801 }
33bd6a0b
JR
802
803 svm_features = cpuid_edx(SVM_CPUID_FUNC);
804
2a6b20b8 805 if (!boot_cpu_has(X86_FEATURE_NPT))
e3da3acd
JR
806 npt_enabled = false;
807
6c7dac72
JR
808 if (npt_enabled && !npt) {
809 printk(KERN_INFO "kvm: Nested Paging disabled\n");
810 npt_enabled = false;
811 }
812
18552672 813 if (npt_enabled) {
e3da3acd 814 printk(KERN_INFO "kvm: Nested Paging enabled\n");
18552672 815 kvm_enable_tdp();
5f4cb662
JR
816 } else
817 kvm_disable_tdp();
e3da3acd 818
6aa8b732
AK
819 return 0;
820
f65c229c 821err:
6aa8b732
AK
822 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
823 iopm_base = 0;
824 return r;
825}
826
827static __exit void svm_hardware_unsetup(void)
828{
0da1db75
JR
829 int cpu;
830
3230bb47 831 for_each_possible_cpu(cpu)
0da1db75
JR
832 svm_cpu_uninit(cpu);
833
6aa8b732 834 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
f65c229c 835 iopm_base = 0;
6aa8b732
AK
836}
837
838static void init_seg(struct vmcb_seg *seg)
839{
840 seg->selector = 0;
841 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
e0231715 842 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
6aa8b732
AK
843 seg->limit = 0xffff;
844 seg->base = 0;
845}
846
847static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
848{
849 seg->selector = 0;
850 seg->attrib = SVM_SELECTOR_P_MASK | type;
851 seg->limit = 0xffff;
852 seg->base = 0;
853}
854
f4e1b3c8
ZA
855static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
856{
857 struct vcpu_svm *svm = to_svm(vcpu);
858 u64 g_tsc_offset = 0;
859
2030753d 860 if (is_guest_mode(vcpu)) {
f4e1b3c8
ZA
861 g_tsc_offset = svm->vmcb->control.tsc_offset -
862 svm->nested.hsave->control.tsc_offset;
863 svm->nested.hsave->control.tsc_offset = offset;
864 }
865
866 svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
116a0a23
JR
867
868 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
f4e1b3c8
ZA
869}
870
e48672fa
ZA
871static void svm_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment)
872{
873 struct vcpu_svm *svm = to_svm(vcpu);
874
875 svm->vmcb->control.tsc_offset += adjustment;
2030753d 876 if (is_guest_mode(vcpu))
e48672fa 877 svm->nested.hsave->control.tsc_offset += adjustment;
116a0a23 878 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
e48672fa
ZA
879}
880
e6101a96 881static void init_vmcb(struct vcpu_svm *svm)
6aa8b732 882{
e6101a96
JR
883 struct vmcb_control_area *control = &svm->vmcb->control;
884 struct vmcb_save_area *save = &svm->vmcb->save;
6aa8b732 885
bff78274 886 svm->vcpu.fpu_active = 1;
4ee546b4 887 svm->vcpu.arch.hflags = 0;
bff78274 888
4ee546b4
RJ
889 set_cr_intercept(svm, INTERCEPT_CR0_READ);
890 set_cr_intercept(svm, INTERCEPT_CR3_READ);
891 set_cr_intercept(svm, INTERCEPT_CR4_READ);
892 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
893 set_cr_intercept(svm, INTERCEPT_CR3_WRITE);
894 set_cr_intercept(svm, INTERCEPT_CR4_WRITE);
895 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
6aa8b732 896
3aed041a
JR
897 set_dr_intercept(svm, INTERCEPT_DR0_READ);
898 set_dr_intercept(svm, INTERCEPT_DR1_READ);
899 set_dr_intercept(svm, INTERCEPT_DR2_READ);
900 set_dr_intercept(svm, INTERCEPT_DR3_READ);
901 set_dr_intercept(svm, INTERCEPT_DR4_READ);
902 set_dr_intercept(svm, INTERCEPT_DR5_READ);
903 set_dr_intercept(svm, INTERCEPT_DR6_READ);
904 set_dr_intercept(svm, INTERCEPT_DR7_READ);
905
906 set_dr_intercept(svm, INTERCEPT_DR0_WRITE);
907 set_dr_intercept(svm, INTERCEPT_DR1_WRITE);
908 set_dr_intercept(svm, INTERCEPT_DR2_WRITE);
909 set_dr_intercept(svm, INTERCEPT_DR3_WRITE);
910 set_dr_intercept(svm, INTERCEPT_DR4_WRITE);
911 set_dr_intercept(svm, INTERCEPT_DR5_WRITE);
912 set_dr_intercept(svm, INTERCEPT_DR6_WRITE);
913 set_dr_intercept(svm, INTERCEPT_DR7_WRITE);
6aa8b732 914
18c918c5
JR
915 set_exception_intercept(svm, PF_VECTOR);
916 set_exception_intercept(svm, UD_VECTOR);
917 set_exception_intercept(svm, MC_VECTOR);
6aa8b732 918
8a05a1b8
JR
919 set_intercept(svm, INTERCEPT_INTR);
920 set_intercept(svm, INTERCEPT_NMI);
921 set_intercept(svm, INTERCEPT_SMI);
922 set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
923 set_intercept(svm, INTERCEPT_CPUID);
924 set_intercept(svm, INTERCEPT_INVD);
925 set_intercept(svm, INTERCEPT_HLT);
926 set_intercept(svm, INTERCEPT_INVLPG);
927 set_intercept(svm, INTERCEPT_INVLPGA);
928 set_intercept(svm, INTERCEPT_IOIO_PROT);
929 set_intercept(svm, INTERCEPT_MSR_PROT);
930 set_intercept(svm, INTERCEPT_TASK_SWITCH);
931 set_intercept(svm, INTERCEPT_SHUTDOWN);
932 set_intercept(svm, INTERCEPT_VMRUN);
933 set_intercept(svm, INTERCEPT_VMMCALL);
934 set_intercept(svm, INTERCEPT_VMLOAD);
935 set_intercept(svm, INTERCEPT_VMSAVE);
936 set_intercept(svm, INTERCEPT_STGI);
937 set_intercept(svm, INTERCEPT_CLGI);
938 set_intercept(svm, INTERCEPT_SKINIT);
939 set_intercept(svm, INTERCEPT_WBINVD);
940 set_intercept(svm, INTERCEPT_MONITOR);
941 set_intercept(svm, INTERCEPT_MWAIT);
81dd35d4 942 set_intercept(svm, INTERCEPT_XSETBV);
6aa8b732
AK
943
944 control->iopm_base_pa = iopm_base;
f65c229c 945 control->msrpm_base_pa = __pa(svm->msrpm);
6aa8b732
AK
946 control->int_ctl = V_INTR_MASKING_MASK;
947
948 init_seg(&save->es);
949 init_seg(&save->ss);
950 init_seg(&save->ds);
951 init_seg(&save->fs);
952 init_seg(&save->gs);
953
954 save->cs.selector = 0xf000;
955 /* Executable/Readable Code Segment */
956 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
957 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
958 save->cs.limit = 0xffff;
d92899a0
AK
959 /*
960 * cs.base should really be 0xffff0000, but vmx can't handle that, so
961 * be consistent with it.
962 *
963 * Replace when we have real mode working for vmx.
964 */
965 save->cs.base = 0xf0000;
6aa8b732
AK
966
967 save->gdtr.limit = 0xffff;
968 save->idtr.limit = 0xffff;
969
970 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
971 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
972
eaa48512 973 svm_set_efer(&svm->vcpu, 0);
d77c26fc 974 save->dr6 = 0xffff0ff0;
6aa8b732
AK
975 save->dr7 = 0x400;
976 save->rflags = 2;
977 save->rip = 0x0000fff0;
5fdbf976 978 svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
6aa8b732 979
e0231715
JR
980 /*
981 * This is the guest-visible cr0 value.
18fa000a 982 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
6aa8b732 983 */
678041ad
MT
984 svm->vcpu.arch.cr0 = 0;
985 (void)kvm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
18fa000a 986
66aee91a 987 save->cr4 = X86_CR4_PAE;
6aa8b732 988 /* rdx = ?? */
709ddebf
JR
989
990 if (npt_enabled) {
991 /* Setup VMCB for Nested Paging */
992 control->nested_ctl = 1;
8a05a1b8
JR
993 clr_intercept(svm, INTERCEPT_TASK_SWITCH);
994 clr_intercept(svm, INTERCEPT_INVLPG);
18c918c5 995 clr_exception_intercept(svm, PF_VECTOR);
4ee546b4
RJ
996 clr_cr_intercept(svm, INTERCEPT_CR3_READ);
997 clr_cr_intercept(svm, INTERCEPT_CR3_WRITE);
709ddebf 998 save->g_pat = 0x0007040600070406ULL;
709ddebf
JR
999 save->cr3 = 0;
1000 save->cr4 = 0;
1001 }
f40f6a45 1002 svm->asid_generation = 0;
1371d904 1003
e6aa9abd 1004 svm->nested.vmcb = 0;
2af9194d
JR
1005 svm->vcpu.arch.hflags = 0;
1006
2a6b20b8 1007 if (boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
565d0998 1008 control->pause_filter_count = 3000;
8a05a1b8 1009 set_intercept(svm, INTERCEPT_PAUSE);
565d0998
ML
1010 }
1011
8d28fec4
RJ
1012 mark_all_dirty(svm->vmcb);
1013
2af9194d 1014 enable_gif(svm);
6aa8b732
AK
1015}
1016
e00c8cf2 1017static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
04d2cc77
AK
1018{
1019 struct vcpu_svm *svm = to_svm(vcpu);
1020
e6101a96 1021 init_vmcb(svm);
70433389 1022
c5af89b6 1023 if (!kvm_vcpu_is_bsp(vcpu)) {
5fdbf976 1024 kvm_rip_write(vcpu, 0);
ad312c7c
ZX
1025 svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
1026 svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
70433389 1027 }
5fdbf976
MT
1028 vcpu->arch.regs_avail = ~0;
1029 vcpu->arch.regs_dirty = ~0;
e00c8cf2
AK
1030
1031 return 0;
04d2cc77
AK
1032}
1033
fb3f0f51 1034static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 1035{
a2fa3e9f 1036 struct vcpu_svm *svm;
6aa8b732 1037 struct page *page;
f65c229c 1038 struct page *msrpm_pages;
b286d5d8 1039 struct page *hsave_page;
3d6368ef 1040 struct page *nested_msrpm_pages;
fb3f0f51 1041 int err;
6aa8b732 1042
c16f862d 1043 svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
fb3f0f51
RR
1044 if (!svm) {
1045 err = -ENOMEM;
1046 goto out;
1047 }
1048
1049 err = kvm_vcpu_init(&svm->vcpu, kvm, id);
1050 if (err)
1051 goto free_svm;
1052
b7af4043 1053 err = -ENOMEM;
6aa8b732 1054 page = alloc_page(GFP_KERNEL);
b7af4043 1055 if (!page)
fb3f0f51 1056 goto uninit;
6aa8b732 1057
f65c229c
JR
1058 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1059 if (!msrpm_pages)
b7af4043 1060 goto free_page1;
3d6368ef
AG
1061
1062 nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1063 if (!nested_msrpm_pages)
b7af4043 1064 goto free_page2;
f65c229c 1065
b286d5d8
AG
1066 hsave_page = alloc_page(GFP_KERNEL);
1067 if (!hsave_page)
b7af4043
TY
1068 goto free_page3;
1069
e6aa9abd 1070 svm->nested.hsave = page_address(hsave_page);
b286d5d8 1071
b7af4043
TY
1072 svm->msrpm = page_address(msrpm_pages);
1073 svm_vcpu_init_msrpm(svm->msrpm);
1074
e6aa9abd 1075 svm->nested.msrpm = page_address(nested_msrpm_pages);
323c3d80 1076 svm_vcpu_init_msrpm(svm->nested.msrpm);
3d6368ef 1077
a2fa3e9f
GH
1078 svm->vmcb = page_address(page);
1079 clear_page(svm->vmcb);
1080 svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
1081 svm->asid_generation = 0;
e6101a96 1082 init_vmcb(svm);
99e3e30a 1083 kvm_write_tsc(&svm->vcpu, 0);
a2fa3e9f 1084
10ab25cd
JK
1085 err = fx_init(&svm->vcpu);
1086 if (err)
1087 goto free_page4;
1088
ad312c7c 1089 svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
c5af89b6 1090 if (kvm_vcpu_is_bsp(&svm->vcpu))
ad312c7c 1091 svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
6aa8b732 1092
fb3f0f51 1093 return &svm->vcpu;
36241b8c 1094
10ab25cd
JK
1095free_page4:
1096 __free_page(hsave_page);
b7af4043
TY
1097free_page3:
1098 __free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
1099free_page2:
1100 __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
1101free_page1:
1102 __free_page(page);
fb3f0f51
RR
1103uninit:
1104 kvm_vcpu_uninit(&svm->vcpu);
1105free_svm:
a4770347 1106 kmem_cache_free(kvm_vcpu_cache, svm);
fb3f0f51
RR
1107out:
1108 return ERR_PTR(err);
6aa8b732
AK
1109}
1110
1111static void svm_free_vcpu(struct kvm_vcpu *vcpu)
1112{
a2fa3e9f
GH
1113 struct vcpu_svm *svm = to_svm(vcpu);
1114
fb3f0f51 1115 __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
f65c229c 1116 __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
e6aa9abd
JR
1117 __free_page(virt_to_page(svm->nested.hsave));
1118 __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
fb3f0f51 1119 kvm_vcpu_uninit(vcpu);
a4770347 1120 kmem_cache_free(kvm_vcpu_cache, svm);
6aa8b732
AK
1121}
1122
15ad7146 1123static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 1124{
a2fa3e9f 1125 struct vcpu_svm *svm = to_svm(vcpu);
15ad7146 1126 int i;
0cc5064d 1127
0cc5064d 1128 if (unlikely(cpu != vcpu->cpu)) {
4b656b12 1129 svm->asid_generation = 0;
8d28fec4 1130 mark_all_dirty(svm->vmcb);
0cc5064d 1131 }
94dfbdb3 1132
82ca2d10
AK
1133#ifdef CONFIG_X86_64
1134 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
1135#endif
dacccfdd
AK
1136 savesegment(fs, svm->host.fs);
1137 savesegment(gs, svm->host.gs);
1138 svm->host.ldt = kvm_read_ldt();
1139
94dfbdb3 1140 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1141 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
1142}
1143
1144static void svm_vcpu_put(struct kvm_vcpu *vcpu)
1145{
a2fa3e9f 1146 struct vcpu_svm *svm = to_svm(vcpu);
94dfbdb3
AL
1147 int i;
1148
e1beb1d3 1149 ++vcpu->stat.host_state_reload;
dacccfdd
AK
1150 kvm_load_ldt(svm->host.ldt);
1151#ifdef CONFIG_X86_64
1152 loadsegment(fs, svm->host.fs);
1153 load_gs_index(svm->host.gs);
1154 wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gs);
1155#else
1156 loadsegment(gs, svm->host.gs);
1157#endif
94dfbdb3 1158 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1159 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
1160}
1161
6aa8b732
AK
1162static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
1163{
a2fa3e9f 1164 return to_svm(vcpu)->vmcb->save.rflags;
6aa8b732
AK
1165}
1166
1167static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1168{
a2fa3e9f 1169 to_svm(vcpu)->vmcb->save.rflags = rflags;
6aa8b732
AK
1170}
1171
6de4f3ad
AK
1172static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
1173{
1174 switch (reg) {
1175 case VCPU_EXREG_PDPTR:
1176 BUG_ON(!npt_enabled);
ff03a073 1177 load_pdptrs(vcpu, vcpu->arch.walk_mmu, vcpu->arch.cr3);
6de4f3ad
AK
1178 break;
1179 default:
1180 BUG();
1181 }
1182}
1183
f0b85051
AG
1184static void svm_set_vintr(struct vcpu_svm *svm)
1185{
8a05a1b8 1186 set_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1187}
1188
1189static void svm_clear_vintr(struct vcpu_svm *svm)
1190{
8a05a1b8 1191 clr_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1192}
1193
6aa8b732
AK
1194static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
1195{
a2fa3e9f 1196 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
6aa8b732
AK
1197
1198 switch (seg) {
1199 case VCPU_SREG_CS: return &save->cs;
1200 case VCPU_SREG_DS: return &save->ds;
1201 case VCPU_SREG_ES: return &save->es;
1202 case VCPU_SREG_FS: return &save->fs;
1203 case VCPU_SREG_GS: return &save->gs;
1204 case VCPU_SREG_SS: return &save->ss;
1205 case VCPU_SREG_TR: return &save->tr;
1206 case VCPU_SREG_LDTR: return &save->ldtr;
1207 }
1208 BUG();
8b6d44c7 1209 return NULL;
6aa8b732
AK
1210}
1211
1212static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1213{
1214 struct vmcb_seg *s = svm_seg(vcpu, seg);
1215
1216 return s->base;
1217}
1218
1219static void svm_get_segment(struct kvm_vcpu *vcpu,
1220 struct kvm_segment *var, int seg)
1221{
1222 struct vmcb_seg *s = svm_seg(vcpu, seg);
1223
1224 var->base = s->base;
1225 var->limit = s->limit;
1226 var->selector = s->selector;
1227 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
1228 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
1229 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
1230 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
1231 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
1232 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
1233 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1234 var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
25022acc 1235
e0231715
JR
1236 /*
1237 * AMD's VMCB does not have an explicit unusable field, so emulate it
19bca6ab
AP
1238 * for cross vendor migration purposes by "not present"
1239 */
1240 var->unusable = !var->present || (var->type == 0);
1241
1fbdc7a5
AP
1242 switch (seg) {
1243 case VCPU_SREG_CS:
1244 /*
1245 * SVM always stores 0 for the 'G' bit in the CS selector in
1246 * the VMCB on a VMEXIT. This hurts cross-vendor migration:
1247 * Intel's VMENTRY has a check on the 'G' bit.
1248 */
25022acc 1249 var->g = s->limit > 0xfffff;
1fbdc7a5
AP
1250 break;
1251 case VCPU_SREG_TR:
1252 /*
1253 * Work around a bug where the busy flag in the tr selector
1254 * isn't exposed
1255 */
c0d09828 1256 var->type |= 0x2;
1fbdc7a5
AP
1257 break;
1258 case VCPU_SREG_DS:
1259 case VCPU_SREG_ES:
1260 case VCPU_SREG_FS:
1261 case VCPU_SREG_GS:
1262 /*
1263 * The accessed bit must always be set in the segment
1264 * descriptor cache, although it can be cleared in the
1265 * descriptor, the cached bit always remains at 1. Since
1266 * Intel has a check on this, set it here to support
1267 * cross-vendor migration.
1268 */
1269 if (!var->unusable)
1270 var->type |= 0x1;
1271 break;
b586eb02 1272 case VCPU_SREG_SS:
e0231715
JR
1273 /*
1274 * On AMD CPUs sometimes the DB bit in the segment
b586eb02
AP
1275 * descriptor is left as 1, although the whole segment has
1276 * been made unusable. Clear it here to pass an Intel VMX
1277 * entry check when cross vendor migrating.
1278 */
1279 if (var->unusable)
1280 var->db = 0;
1281 break;
1fbdc7a5 1282 }
6aa8b732
AK
1283}
1284
2e4d2653
IE
1285static int svm_get_cpl(struct kvm_vcpu *vcpu)
1286{
1287 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1288
1289 return save->cpl;
1290}
1291
89a27f4d 1292static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1293{
a2fa3e9f
GH
1294 struct vcpu_svm *svm = to_svm(vcpu);
1295
89a27f4d
GN
1296 dt->size = svm->vmcb->save.idtr.limit;
1297 dt->address = svm->vmcb->save.idtr.base;
6aa8b732
AK
1298}
1299
89a27f4d 1300static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1301{
a2fa3e9f
GH
1302 struct vcpu_svm *svm = to_svm(vcpu);
1303
89a27f4d
GN
1304 svm->vmcb->save.idtr.limit = dt->size;
1305 svm->vmcb->save.idtr.base = dt->address ;
17a703cb 1306 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1307}
1308
89a27f4d 1309static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1310{
a2fa3e9f
GH
1311 struct vcpu_svm *svm = to_svm(vcpu);
1312
89a27f4d
GN
1313 dt->size = svm->vmcb->save.gdtr.limit;
1314 dt->address = svm->vmcb->save.gdtr.base;
6aa8b732
AK
1315}
1316
89a27f4d 1317static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1318{
a2fa3e9f
GH
1319 struct vcpu_svm *svm = to_svm(vcpu);
1320
89a27f4d
GN
1321 svm->vmcb->save.gdtr.limit = dt->size;
1322 svm->vmcb->save.gdtr.base = dt->address ;
17a703cb 1323 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1324}
1325
e8467fda
AK
1326static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
1327{
1328}
1329
25c4c276 1330static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3
AK
1331{
1332}
1333
d225157b
AK
1334static void update_cr0_intercept(struct vcpu_svm *svm)
1335{
1336 ulong gcr0 = svm->vcpu.arch.cr0;
1337 u64 *hcr0 = &svm->vmcb->save.cr0;
1338
1339 if (!svm->vcpu.fpu_active)
1340 *hcr0 |= SVM_CR0_SELECTIVE_MASK;
1341 else
1342 *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
1343 | (gcr0 & SVM_CR0_SELECTIVE_MASK);
1344
dcca1a65 1345 mark_dirty(svm->vmcb, VMCB_CR);
d225157b
AK
1346
1347 if (gcr0 == *hcr0 && svm->vcpu.fpu_active) {
4ee546b4
RJ
1348 clr_cr_intercept(svm, INTERCEPT_CR0_READ);
1349 clr_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b 1350 } else {
4ee546b4
RJ
1351 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1352 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b
AK
1353 }
1354}
1355
6aa8b732
AK
1356static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1357{
a2fa3e9f
GH
1358 struct vcpu_svm *svm = to_svm(vcpu);
1359
2030753d 1360 if (is_guest_mode(vcpu)) {
7f5d8b56
JR
1361 /*
1362 * We are here because we run in nested mode, the host kvm
1363 * intercepts cr0 writes but the l1 hypervisor does not.
1364 * But the L1 hypervisor may intercept selective cr0 writes.
1365 * This needs to be checked here.
1366 */
1367 unsigned long old, new;
1368
1369 /* Remove bits that would trigger a real cr0 write intercept */
1370 old = vcpu->arch.cr0 & SVM_CR0_SELECTIVE_MASK;
1371 new = cr0 & SVM_CR0_SELECTIVE_MASK;
1372
1373 if (old == new) {
1374 /* cr0 write with ts and mp unchanged */
1375 svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
cda00082
JR
1376 if (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE) {
1377 svm->nested.vmexit_rip = kvm_rip_read(vcpu);
1378 svm->nested.vmexit_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
1379 svm->nested.vmexit_rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
7f5d8b56 1380 return;
cda00082 1381 }
7f5d8b56
JR
1382 }
1383 }
1384
05b3e0c2 1385#ifdef CONFIG_X86_64
f6801dff 1386 if (vcpu->arch.efer & EFER_LME) {
707d92fa 1387 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
f6801dff 1388 vcpu->arch.efer |= EFER_LMA;
2b5203ee 1389 svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
6aa8b732
AK
1390 }
1391
d77c26fc 1392 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
f6801dff 1393 vcpu->arch.efer &= ~EFER_LMA;
2b5203ee 1394 svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
6aa8b732
AK
1395 }
1396 }
1397#endif
ad312c7c 1398 vcpu->arch.cr0 = cr0;
888f9f3e
AK
1399
1400 if (!npt_enabled)
1401 cr0 |= X86_CR0_PG | X86_CR0_WP;
02daab21
AK
1402
1403 if (!vcpu->fpu_active)
334df50a 1404 cr0 |= X86_CR0_TS;
709ddebf
JR
1405 /*
1406 * re-enable caching here because the QEMU bios
1407 * does not do it - this results in some delay at
1408 * reboot
1409 */
1410 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
a2fa3e9f 1411 svm->vmcb->save.cr0 = cr0;
dcca1a65 1412 mark_dirty(svm->vmcb, VMCB_CR);
d225157b 1413 update_cr0_intercept(svm);
6aa8b732
AK
1414}
1415
1416static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1417{
6394b649 1418 unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
e5eab0ce
JR
1419 unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
1420
1421 if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
f40f6a45 1422 svm_flush_tlb(vcpu);
6394b649 1423
ec077263
JR
1424 vcpu->arch.cr4 = cr4;
1425 if (!npt_enabled)
1426 cr4 |= X86_CR4_PAE;
6394b649 1427 cr4 |= host_cr4_mce;
ec077263 1428 to_svm(vcpu)->vmcb->save.cr4 = cr4;
dcca1a65 1429 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
6aa8b732
AK
1430}
1431
1432static void svm_set_segment(struct kvm_vcpu *vcpu,
1433 struct kvm_segment *var, int seg)
1434{
a2fa3e9f 1435 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
1436 struct vmcb_seg *s = svm_seg(vcpu, seg);
1437
1438 s->base = var->base;
1439 s->limit = var->limit;
1440 s->selector = var->selector;
1441 if (var->unusable)
1442 s->attrib = 0;
1443 else {
1444 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
1445 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
1446 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
1447 s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
1448 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
1449 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
1450 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
1451 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
1452 }
1453 if (seg == VCPU_SREG_CS)
a2fa3e9f
GH
1454 svm->vmcb->save.cpl
1455 = (svm->vmcb->save.cs.attrib
6aa8b732
AK
1456 >> SVM_SELECTOR_DPL_SHIFT) & 3;
1457
060d0c9a 1458 mark_dirty(svm->vmcb, VMCB_SEG);
6aa8b732
AK
1459}
1460
44c11430 1461static void update_db_intercept(struct kvm_vcpu *vcpu)
6aa8b732 1462{
d0bfb940
JK
1463 struct vcpu_svm *svm = to_svm(vcpu);
1464
18c918c5
JR
1465 clr_exception_intercept(svm, DB_VECTOR);
1466 clr_exception_intercept(svm, BP_VECTOR);
44c11430 1467
6be7d306 1468 if (svm->nmi_singlestep)
18c918c5 1469 set_exception_intercept(svm, DB_VECTOR);
44c11430 1470
d0bfb940
JK
1471 if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
1472 if (vcpu->guest_debug &
1473 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
18c918c5 1474 set_exception_intercept(svm, DB_VECTOR);
d0bfb940 1475 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
18c918c5 1476 set_exception_intercept(svm, BP_VECTOR);
d0bfb940
JK
1477 } else
1478 vcpu->guest_debug = 0;
44c11430
GN
1479}
1480
355be0b9 1481static void svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
44c11430 1482{
44c11430
GN
1483 struct vcpu_svm *svm = to_svm(vcpu);
1484
ae675ef0
JK
1485 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1486 svm->vmcb->save.dr7 = dbg->arch.debugreg[7];
1487 else
1488 svm->vmcb->save.dr7 = vcpu->arch.dr7;
1489
72214b96
JR
1490 mark_dirty(svm->vmcb, VMCB_DR);
1491
355be0b9 1492 update_db_intercept(vcpu);
6aa8b732
AK
1493}
1494
0fe1e009 1495static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
6aa8b732 1496{
0fe1e009
TH
1497 if (sd->next_asid > sd->max_asid) {
1498 ++sd->asid_generation;
1499 sd->next_asid = 1;
a2fa3e9f 1500 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
6aa8b732
AK
1501 }
1502
0fe1e009
TH
1503 svm->asid_generation = sd->asid_generation;
1504 svm->vmcb->control.asid = sd->next_asid++;
d48086d1
JR
1505
1506 mark_dirty(svm->vmcb, VMCB_ASID);
6aa8b732
AK
1507}
1508
020df079 1509static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
6aa8b732 1510{
42dbaa5a 1511 struct vcpu_svm *svm = to_svm(vcpu);
42dbaa5a 1512
020df079 1513 svm->vmcb->save.dr7 = value;
72214b96 1514 mark_dirty(svm->vmcb, VMCB_DR);
6aa8b732
AK
1515}
1516
851ba692 1517static int pf_interception(struct vcpu_svm *svm)
6aa8b732 1518{
631bc487 1519 u64 fault_address = svm->vmcb->control.exit_info_2;
6aa8b732 1520 u32 error_code;
631bc487 1521 int r = 1;
6aa8b732 1522
631bc487
GN
1523 switch (svm->apf_reason) {
1524 default:
1525 error_code = svm->vmcb->control.exit_info_1;
af9ca2d7 1526
631bc487
GN
1527 trace_kvm_page_fault(fault_address, error_code);
1528 if (!npt_enabled && kvm_event_needs_reinjection(&svm->vcpu))
1529 kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
dc25e89e
AP
1530 r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code,
1531 svm->vmcb->control.insn_bytes,
1532 svm->vmcb->control.insn_len);
631bc487
GN
1533 break;
1534 case KVM_PV_REASON_PAGE_NOT_PRESENT:
1535 svm->apf_reason = 0;
1536 local_irq_disable();
1537 kvm_async_pf_task_wait(fault_address);
1538 local_irq_enable();
1539 break;
1540 case KVM_PV_REASON_PAGE_READY:
1541 svm->apf_reason = 0;
1542 local_irq_disable();
1543 kvm_async_pf_task_wake(fault_address);
1544 local_irq_enable();
1545 break;
1546 }
1547 return r;
6aa8b732
AK
1548}
1549
851ba692 1550static int db_interception(struct vcpu_svm *svm)
d0bfb940 1551{
851ba692
AK
1552 struct kvm_run *kvm_run = svm->vcpu.run;
1553
d0bfb940 1554 if (!(svm->vcpu.guest_debug &
44c11430 1555 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
6be7d306 1556 !svm->nmi_singlestep) {
d0bfb940
JK
1557 kvm_queue_exception(&svm->vcpu, DB_VECTOR);
1558 return 1;
1559 }
44c11430 1560
6be7d306
JK
1561 if (svm->nmi_singlestep) {
1562 svm->nmi_singlestep = false;
44c11430
GN
1563 if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP))
1564 svm->vmcb->save.rflags &=
1565 ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
1566 update_db_intercept(&svm->vcpu);
1567 }
1568
1569 if (svm->vcpu.guest_debug &
e0231715 1570 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
44c11430
GN
1571 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1572 kvm_run->debug.arch.pc =
1573 svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1574 kvm_run->debug.arch.exception = DB_VECTOR;
1575 return 0;
1576 }
1577
1578 return 1;
d0bfb940
JK
1579}
1580
851ba692 1581static int bp_interception(struct vcpu_svm *svm)
d0bfb940 1582{
851ba692
AK
1583 struct kvm_run *kvm_run = svm->vcpu.run;
1584
d0bfb940
JK
1585 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1586 kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1587 kvm_run->debug.arch.exception = BP_VECTOR;
1588 return 0;
1589}
1590
851ba692 1591static int ud_interception(struct vcpu_svm *svm)
7aa81cc0
AL
1592{
1593 int er;
1594
51d8b661 1595 er = emulate_instruction(&svm->vcpu, EMULTYPE_TRAP_UD);
7aa81cc0 1596 if (er != EMULATE_DONE)
7ee5d940 1597 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
7aa81cc0
AL
1598 return 1;
1599}
1600
6b52d186 1601static void svm_fpu_activate(struct kvm_vcpu *vcpu)
7807fa6c 1602{
6b52d186 1603 struct vcpu_svm *svm = to_svm(vcpu);
66a562f7 1604
18c918c5 1605 clr_exception_intercept(svm, NM_VECTOR);
66a562f7 1606
e756fc62 1607 svm->vcpu.fpu_active = 1;
d225157b 1608 update_cr0_intercept(svm);
6b52d186 1609}
a2fa3e9f 1610
6b52d186
AK
1611static int nm_interception(struct vcpu_svm *svm)
1612{
1613 svm_fpu_activate(&svm->vcpu);
a2fa3e9f 1614 return 1;
7807fa6c
AL
1615}
1616
67ec6607
JR
1617static bool is_erratum_383(void)
1618{
1619 int err, i;
1620 u64 value;
1621
1622 if (!erratum_383_found)
1623 return false;
1624
1625 value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
1626 if (err)
1627 return false;
1628
1629 /* Bit 62 may or may not be set for this mce */
1630 value &= ~(1ULL << 62);
1631
1632 if (value != 0xb600000000010015ULL)
1633 return false;
1634
1635 /* Clear MCi_STATUS registers */
1636 for (i = 0; i < 6; ++i)
1637 native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
1638
1639 value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
1640 if (!err) {
1641 u32 low, high;
1642
1643 value &= ~(1ULL << 2);
1644 low = lower_32_bits(value);
1645 high = upper_32_bits(value);
1646
1647 native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
1648 }
1649
1650 /* Flush tlb to evict multi-match entries */
1651 __flush_tlb_all();
1652
1653 return true;
1654}
1655
fe5913e4 1656static void svm_handle_mce(struct vcpu_svm *svm)
53371b50 1657{
67ec6607
JR
1658 if (is_erratum_383()) {
1659 /*
1660 * Erratum 383 triggered. Guest state is corrupt so kill the
1661 * guest.
1662 */
1663 pr_err("KVM: Guest triggered AMD Erratum 383\n");
1664
a8eeb04a 1665 kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
67ec6607
JR
1666
1667 return;
1668 }
1669
53371b50
JR
1670 /*
1671 * On an #MC intercept the MCE handler is not called automatically in
1672 * the host. So do it by hand here.
1673 */
1674 asm volatile (
1675 "int $0x12\n");
1676 /* not sure if we ever come back to this point */
1677
fe5913e4
JR
1678 return;
1679}
1680
1681static int mc_interception(struct vcpu_svm *svm)
1682{
53371b50
JR
1683 return 1;
1684}
1685
851ba692 1686static int shutdown_interception(struct vcpu_svm *svm)
46fe4ddd 1687{
851ba692
AK
1688 struct kvm_run *kvm_run = svm->vcpu.run;
1689
46fe4ddd
JR
1690 /*
1691 * VMCB is undefined after a SHUTDOWN intercept
1692 * so reinitialize it.
1693 */
a2fa3e9f 1694 clear_page(svm->vmcb);
e6101a96 1695 init_vmcb(svm);
46fe4ddd
JR
1696
1697 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1698 return 0;
1699}
1700
851ba692 1701static int io_interception(struct vcpu_svm *svm)
6aa8b732 1702{
cf8f70bf 1703 struct kvm_vcpu *vcpu = &svm->vcpu;
d77c26fc 1704 u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
34c33d16 1705 int size, in, string;
039576c0 1706 unsigned port;
6aa8b732 1707
e756fc62 1708 ++svm->vcpu.stat.io_exits;
e70669ab 1709 string = (io_info & SVM_IOIO_STR_MASK) != 0;
039576c0 1710 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
cf8f70bf 1711 if (string || in)
51d8b661 1712 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
cf8f70bf 1713
039576c0
AK
1714 port = io_info >> 16;
1715 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
cf8f70bf 1716 svm->next_rip = svm->vmcb->control.exit_info_2;
e93f36bc 1717 skip_emulated_instruction(&svm->vcpu);
cf8f70bf
GN
1718
1719 return kvm_fast_pio_out(vcpu, size, port);
6aa8b732
AK
1720}
1721
851ba692 1722static int nmi_interception(struct vcpu_svm *svm)
c47f098d
JR
1723{
1724 return 1;
1725}
1726
851ba692 1727static int intr_interception(struct vcpu_svm *svm)
a0698055
JR
1728{
1729 ++svm->vcpu.stat.irq_exits;
1730 return 1;
1731}
1732
851ba692 1733static int nop_on_interception(struct vcpu_svm *svm)
6aa8b732
AK
1734{
1735 return 1;
1736}
1737
851ba692 1738static int halt_interception(struct vcpu_svm *svm)
6aa8b732 1739{
5fdbf976 1740 svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
e756fc62
RR
1741 skip_emulated_instruction(&svm->vcpu);
1742 return kvm_emulate_halt(&svm->vcpu);
6aa8b732
AK
1743}
1744
851ba692 1745static int vmmcall_interception(struct vcpu_svm *svm)
02e235bc 1746{
5fdbf976 1747 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
e756fc62 1748 skip_emulated_instruction(&svm->vcpu);
7aa81cc0
AL
1749 kvm_emulate_hypercall(&svm->vcpu);
1750 return 1;
02e235bc
AK
1751}
1752
5bd2edc3
JR
1753static unsigned long nested_svm_get_tdp_cr3(struct kvm_vcpu *vcpu)
1754{
1755 struct vcpu_svm *svm = to_svm(vcpu);
1756
1757 return svm->nested.nested_cr3;
1758}
1759
1760static void nested_svm_set_tdp_cr3(struct kvm_vcpu *vcpu,
1761 unsigned long root)
1762{
1763 struct vcpu_svm *svm = to_svm(vcpu);
1764
1765 svm->vmcb->control.nested_cr3 = root;
b2747166 1766 mark_dirty(svm->vmcb, VMCB_NPT);
f40f6a45 1767 svm_flush_tlb(vcpu);
5bd2edc3
JR
1768}
1769
6389ee94
AK
1770static void nested_svm_inject_npf_exit(struct kvm_vcpu *vcpu,
1771 struct x86_exception *fault)
5bd2edc3
JR
1772{
1773 struct vcpu_svm *svm = to_svm(vcpu);
1774
1775 svm->vmcb->control.exit_code = SVM_EXIT_NPF;
1776 svm->vmcb->control.exit_code_hi = 0;
6389ee94
AK
1777 svm->vmcb->control.exit_info_1 = fault->error_code;
1778 svm->vmcb->control.exit_info_2 = fault->address;
5bd2edc3
JR
1779
1780 nested_svm_vmexit(svm);
1781}
1782
4b16184c
JR
1783static int nested_svm_init_mmu_context(struct kvm_vcpu *vcpu)
1784{
1785 int r;
1786
1787 r = kvm_init_shadow_mmu(vcpu, &vcpu->arch.mmu);
1788
1789 vcpu->arch.mmu.set_cr3 = nested_svm_set_tdp_cr3;
1790 vcpu->arch.mmu.get_cr3 = nested_svm_get_tdp_cr3;
1791 vcpu->arch.mmu.inject_page_fault = nested_svm_inject_npf_exit;
1792 vcpu->arch.mmu.shadow_root_level = get_npt_level();
1793 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
1794
1795 return r;
1796}
1797
1798static void nested_svm_uninit_mmu_context(struct kvm_vcpu *vcpu)
1799{
1800 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
1801}
1802
c0725420
AG
1803static int nested_svm_check_permissions(struct vcpu_svm *svm)
1804{
f6801dff 1805 if (!(svm->vcpu.arch.efer & EFER_SVME)
c0725420
AG
1806 || !is_paging(&svm->vcpu)) {
1807 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
1808 return 1;
1809 }
1810
1811 if (svm->vmcb->save.cpl) {
1812 kvm_inject_gp(&svm->vcpu, 0);
1813 return 1;
1814 }
1815
1816 return 0;
1817}
1818
cf74a78b
AG
1819static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
1820 bool has_error_code, u32 error_code)
1821{
b8e88bc8
JR
1822 int vmexit;
1823
2030753d 1824 if (!is_guest_mode(&svm->vcpu))
0295ad7d 1825 return 0;
cf74a78b 1826
0295ad7d
JR
1827 svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
1828 svm->vmcb->control.exit_code_hi = 0;
1829 svm->vmcb->control.exit_info_1 = error_code;
1830 svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
1831
b8e88bc8
JR
1832 vmexit = nested_svm_intercept(svm);
1833 if (vmexit == NESTED_EXIT_DONE)
1834 svm->nested.exit_required = true;
1835
1836 return vmexit;
cf74a78b
AG
1837}
1838
8fe54654
JR
1839/* This function returns true if it is save to enable the irq window */
1840static inline bool nested_svm_intr(struct vcpu_svm *svm)
cf74a78b 1841{
2030753d 1842 if (!is_guest_mode(&svm->vcpu))
8fe54654 1843 return true;
cf74a78b 1844
26666957 1845 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
8fe54654 1846 return true;
cf74a78b 1847
26666957 1848 if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
8fe54654 1849 return false;
cf74a78b 1850
a0a07cd2
GN
1851 /*
1852 * if vmexit was already requested (by intercepted exception
1853 * for instance) do not overwrite it with "external interrupt"
1854 * vmexit.
1855 */
1856 if (svm->nested.exit_required)
1857 return false;
1858
197717d5
JR
1859 svm->vmcb->control.exit_code = SVM_EXIT_INTR;
1860 svm->vmcb->control.exit_info_1 = 0;
1861 svm->vmcb->control.exit_info_2 = 0;
26666957 1862
cd3ff653
JR
1863 if (svm->nested.intercept & 1ULL) {
1864 /*
1865 * The #vmexit can't be emulated here directly because this
1866 * code path runs with irqs and preemtion disabled. A
1867 * #vmexit emulation might sleep. Only signal request for
1868 * the #vmexit here.
1869 */
1870 svm->nested.exit_required = true;
236649de 1871 trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
8fe54654 1872 return false;
cf74a78b
AG
1873 }
1874
8fe54654 1875 return true;
cf74a78b
AG
1876}
1877
887f500c
JR
1878/* This function returns true if it is save to enable the nmi window */
1879static inline bool nested_svm_nmi(struct vcpu_svm *svm)
1880{
2030753d 1881 if (!is_guest_mode(&svm->vcpu))
887f500c
JR
1882 return true;
1883
1884 if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
1885 return true;
1886
1887 svm->vmcb->control.exit_code = SVM_EXIT_NMI;
1888 svm->nested.exit_required = true;
1889
1890 return false;
cf74a78b
AG
1891}
1892
7597f129 1893static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
34f80cfa
JR
1894{
1895 struct page *page;
1896
6c3bd3d7
JR
1897 might_sleep();
1898
34f80cfa 1899 page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
34f80cfa
JR
1900 if (is_error_page(page))
1901 goto error;
1902
7597f129
JR
1903 *_page = page;
1904
1905 return kmap(page);
34f80cfa
JR
1906
1907error:
1908 kvm_release_page_clean(page);
1909 kvm_inject_gp(&svm->vcpu, 0);
1910
1911 return NULL;
1912}
1913
7597f129 1914static void nested_svm_unmap(struct page *page)
34f80cfa 1915{
7597f129 1916 kunmap(page);
34f80cfa
JR
1917 kvm_release_page_dirty(page);
1918}
34f80cfa 1919
ce2ac085
JR
1920static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
1921{
1922 unsigned port;
1923 u8 val, bit;
1924 u64 gpa;
34f80cfa 1925
ce2ac085
JR
1926 if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
1927 return NESTED_EXIT_HOST;
34f80cfa 1928
ce2ac085
JR
1929 port = svm->vmcb->control.exit_info_1 >> 16;
1930 gpa = svm->nested.vmcb_iopm + (port / 8);
1931 bit = port % 8;
1932 val = 0;
1933
1934 if (kvm_read_guest(svm->vcpu.kvm, gpa, &val, 1))
1935 val &= (1 << bit);
1936
1937 return val ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
34f80cfa
JR
1938}
1939
d2477826 1940static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
4c2161ae 1941{
0d6b3537
JR
1942 u32 offset, msr, value;
1943 int write, mask;
4c2161ae 1944
3d62d9aa 1945 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
d2477826 1946 return NESTED_EXIT_HOST;
3d62d9aa 1947
0d6b3537
JR
1948 msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
1949 offset = svm_msrpm_offset(msr);
1950 write = svm->vmcb->control.exit_info_1 & 1;
1951 mask = 1 << ((2 * (msr & 0xf)) + write);
3d62d9aa 1952
0d6b3537
JR
1953 if (offset == MSR_INVALID)
1954 return NESTED_EXIT_DONE;
4c2161ae 1955
0d6b3537
JR
1956 /* Offset is in 32 bit units but need in 8 bit units */
1957 offset *= 4;
4c2161ae 1958
0d6b3537
JR
1959 if (kvm_read_guest(svm->vcpu.kvm, svm->nested.vmcb_msrpm + offset, &value, 4))
1960 return NESTED_EXIT_DONE;
3d62d9aa 1961
0d6b3537 1962 return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
4c2161ae
JR
1963}
1964
410e4d57 1965static int nested_svm_exit_special(struct vcpu_svm *svm)
cf74a78b 1966{
cf74a78b 1967 u32 exit_code = svm->vmcb->control.exit_code;
4c2161ae 1968
410e4d57
JR
1969 switch (exit_code) {
1970 case SVM_EXIT_INTR:
1971 case SVM_EXIT_NMI:
ff47a49b 1972 case SVM_EXIT_EXCP_BASE + MC_VECTOR:
410e4d57 1973 return NESTED_EXIT_HOST;
410e4d57 1974 case SVM_EXIT_NPF:
e0231715 1975 /* For now we are always handling NPFs when using them */
410e4d57
JR
1976 if (npt_enabled)
1977 return NESTED_EXIT_HOST;
1978 break;
410e4d57 1979 case SVM_EXIT_EXCP_BASE + PF_VECTOR:
631bc487
GN
1980 /* When we're shadowing, trap PFs, but not async PF */
1981 if (!npt_enabled && svm->apf_reason == 0)
410e4d57
JR
1982 return NESTED_EXIT_HOST;
1983 break;
66a562f7
JR
1984 case SVM_EXIT_EXCP_BASE + NM_VECTOR:
1985 nm_interception(svm);
1986 break;
410e4d57
JR
1987 default:
1988 break;
cf74a78b
AG
1989 }
1990
410e4d57
JR
1991 return NESTED_EXIT_CONTINUE;
1992}
1993
1994/*
1995 * If this function returns true, this #vmexit was already handled
1996 */
b8e88bc8 1997static int nested_svm_intercept(struct vcpu_svm *svm)
410e4d57
JR
1998{
1999 u32 exit_code = svm->vmcb->control.exit_code;
2000 int vmexit = NESTED_EXIT_HOST;
2001
cf74a78b 2002 switch (exit_code) {
9c4e40b9 2003 case SVM_EXIT_MSR:
3d62d9aa 2004 vmexit = nested_svm_exit_handled_msr(svm);
9c4e40b9 2005 break;
ce2ac085
JR
2006 case SVM_EXIT_IOIO:
2007 vmexit = nested_svm_intercept_ioio(svm);
2008 break;
4ee546b4
RJ
2009 case SVM_EXIT_READ_CR0 ... SVM_EXIT_WRITE_CR8: {
2010 u32 bit = 1U << (exit_code - SVM_EXIT_READ_CR0);
2011 if (svm->nested.intercept_cr & bit)
410e4d57 2012 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2013 break;
2014 }
3aed041a
JR
2015 case SVM_EXIT_READ_DR0 ... SVM_EXIT_WRITE_DR7: {
2016 u32 bit = 1U << (exit_code - SVM_EXIT_READ_DR0);
2017 if (svm->nested.intercept_dr & bit)
410e4d57 2018 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2019 break;
2020 }
2021 case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
2022 u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
aad42c64 2023 if (svm->nested.intercept_exceptions & excp_bits)
410e4d57 2024 vmexit = NESTED_EXIT_DONE;
631bc487
GN
2025 /* async page fault always cause vmexit */
2026 else if ((exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR) &&
2027 svm->apf_reason != 0)
2028 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2029 break;
2030 }
228070b1
JR
2031 case SVM_EXIT_ERR: {
2032 vmexit = NESTED_EXIT_DONE;
2033 break;
2034 }
cf74a78b
AG
2035 default: {
2036 u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
aad42c64 2037 if (svm->nested.intercept & exit_bits)
410e4d57 2038 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2039 }
2040 }
2041
b8e88bc8
JR
2042 return vmexit;
2043}
2044
2045static int nested_svm_exit_handled(struct vcpu_svm *svm)
2046{
2047 int vmexit;
2048
2049 vmexit = nested_svm_intercept(svm);
2050
2051 if (vmexit == NESTED_EXIT_DONE)
9c4e40b9 2052 nested_svm_vmexit(svm);
9c4e40b9
JR
2053
2054 return vmexit;
cf74a78b
AG
2055}
2056
0460a979
JR
2057static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
2058{
2059 struct vmcb_control_area *dst = &dst_vmcb->control;
2060 struct vmcb_control_area *from = &from_vmcb->control;
2061
4ee546b4 2062 dst->intercept_cr = from->intercept_cr;
3aed041a 2063 dst->intercept_dr = from->intercept_dr;
0460a979
JR
2064 dst->intercept_exceptions = from->intercept_exceptions;
2065 dst->intercept = from->intercept;
2066 dst->iopm_base_pa = from->iopm_base_pa;
2067 dst->msrpm_base_pa = from->msrpm_base_pa;
2068 dst->tsc_offset = from->tsc_offset;
2069 dst->asid = from->asid;
2070 dst->tlb_ctl = from->tlb_ctl;
2071 dst->int_ctl = from->int_ctl;
2072 dst->int_vector = from->int_vector;
2073 dst->int_state = from->int_state;
2074 dst->exit_code = from->exit_code;
2075 dst->exit_code_hi = from->exit_code_hi;
2076 dst->exit_info_1 = from->exit_info_1;
2077 dst->exit_info_2 = from->exit_info_2;
2078 dst->exit_int_info = from->exit_int_info;
2079 dst->exit_int_info_err = from->exit_int_info_err;
2080 dst->nested_ctl = from->nested_ctl;
2081 dst->event_inj = from->event_inj;
2082 dst->event_inj_err = from->event_inj_err;
2083 dst->nested_cr3 = from->nested_cr3;
2084 dst->lbr_ctl = from->lbr_ctl;
2085}
2086
34f80cfa 2087static int nested_svm_vmexit(struct vcpu_svm *svm)
cf74a78b 2088{
34f80cfa 2089 struct vmcb *nested_vmcb;
e6aa9abd 2090 struct vmcb *hsave = svm->nested.hsave;
33740e40 2091 struct vmcb *vmcb = svm->vmcb;
7597f129 2092 struct page *page;
cf74a78b 2093
17897f36
JR
2094 trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
2095 vmcb->control.exit_info_1,
2096 vmcb->control.exit_info_2,
2097 vmcb->control.exit_int_info,
2098 vmcb->control.exit_int_info_err);
2099
7597f129 2100 nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
34f80cfa
JR
2101 if (!nested_vmcb)
2102 return 1;
2103
2030753d
JR
2104 /* Exit Guest-Mode */
2105 leave_guest_mode(&svm->vcpu);
06fc7772
JR
2106 svm->nested.vmcb = 0;
2107
cf74a78b 2108 /* Give the current vmcb to the guest */
33740e40
JR
2109 disable_gif(svm);
2110
2111 nested_vmcb->save.es = vmcb->save.es;
2112 nested_vmcb->save.cs = vmcb->save.cs;
2113 nested_vmcb->save.ss = vmcb->save.ss;
2114 nested_vmcb->save.ds = vmcb->save.ds;
2115 nested_vmcb->save.gdtr = vmcb->save.gdtr;
2116 nested_vmcb->save.idtr = vmcb->save.idtr;
3f6a9d16 2117 nested_vmcb->save.efer = svm->vcpu.arch.efer;
cdbbdc12 2118 nested_vmcb->save.cr0 = kvm_read_cr0(&svm->vcpu);
2be4fc7a 2119 nested_vmcb->save.cr3 = svm->vcpu.arch.cr3;
33740e40 2120 nested_vmcb->save.cr2 = vmcb->save.cr2;
cdbbdc12 2121 nested_vmcb->save.cr4 = svm->vcpu.arch.cr4;
33740e40
JR
2122 nested_vmcb->save.rflags = vmcb->save.rflags;
2123 nested_vmcb->save.rip = vmcb->save.rip;
2124 nested_vmcb->save.rsp = vmcb->save.rsp;
2125 nested_vmcb->save.rax = vmcb->save.rax;
2126 nested_vmcb->save.dr7 = vmcb->save.dr7;
2127 nested_vmcb->save.dr6 = vmcb->save.dr6;
2128 nested_vmcb->save.cpl = vmcb->save.cpl;
2129
2130 nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
2131 nested_vmcb->control.int_vector = vmcb->control.int_vector;
2132 nested_vmcb->control.int_state = vmcb->control.int_state;
2133 nested_vmcb->control.exit_code = vmcb->control.exit_code;
2134 nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
2135 nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
2136 nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
2137 nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
2138 nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
7a190667 2139 nested_vmcb->control.next_rip = vmcb->control.next_rip;
8d23c466
AG
2140
2141 /*
2142 * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
2143 * to make sure that we do not lose injected events. So check event_inj
2144 * here and copy it to exit_int_info if it is valid.
2145 * Exit_int_info and event_inj can't be both valid because the case
2146 * below only happens on a VMRUN instruction intercept which has
2147 * no valid exit_int_info set.
2148 */
2149 if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
2150 struct vmcb_control_area *nc = &nested_vmcb->control;
2151
2152 nc->exit_int_info = vmcb->control.event_inj;
2153 nc->exit_int_info_err = vmcb->control.event_inj_err;
2154 }
2155
33740e40
JR
2156 nested_vmcb->control.tlb_ctl = 0;
2157 nested_vmcb->control.event_inj = 0;
2158 nested_vmcb->control.event_inj_err = 0;
cf74a78b
AG
2159
2160 /* We always set V_INTR_MASKING and remember the old value in hflags */
2161 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
2162 nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
2163
cf74a78b 2164 /* Restore the original control entries */
0460a979 2165 copy_vmcb_control_area(vmcb, hsave);
cf74a78b 2166
219b65dc
AG
2167 kvm_clear_exception_queue(&svm->vcpu);
2168 kvm_clear_interrupt_queue(&svm->vcpu);
cf74a78b 2169
4b16184c
JR
2170 svm->nested.nested_cr3 = 0;
2171
cf74a78b
AG
2172 /* Restore selected save entries */
2173 svm->vmcb->save.es = hsave->save.es;
2174 svm->vmcb->save.cs = hsave->save.cs;
2175 svm->vmcb->save.ss = hsave->save.ss;
2176 svm->vmcb->save.ds = hsave->save.ds;
2177 svm->vmcb->save.gdtr = hsave->save.gdtr;
2178 svm->vmcb->save.idtr = hsave->save.idtr;
2179 svm->vmcb->save.rflags = hsave->save.rflags;
2180 svm_set_efer(&svm->vcpu, hsave->save.efer);
2181 svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
2182 svm_set_cr4(&svm->vcpu, hsave->save.cr4);
2183 if (npt_enabled) {
2184 svm->vmcb->save.cr3 = hsave->save.cr3;
2185 svm->vcpu.arch.cr3 = hsave->save.cr3;
2186 } else {
2390218b 2187 (void)kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
cf74a78b
AG
2188 }
2189 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
2190 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
2191 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
2192 svm->vmcb->save.dr7 = 0;
2193 svm->vmcb->save.cpl = 0;
2194 svm->vmcb->control.exit_int_info = 0;
2195
8d28fec4
RJ
2196 mark_all_dirty(svm->vmcb);
2197
7597f129 2198 nested_svm_unmap(page);
cf74a78b 2199
4b16184c 2200 nested_svm_uninit_mmu_context(&svm->vcpu);
cf74a78b
AG
2201 kvm_mmu_reset_context(&svm->vcpu);
2202 kvm_mmu_load(&svm->vcpu);
2203
2204 return 0;
2205}
3d6368ef 2206
9738b2c9 2207static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
3d6368ef 2208{
323c3d80
JR
2209 /*
2210 * This function merges the msr permission bitmaps of kvm and the
2211 * nested vmcb. It is omptimized in that it only merges the parts where
2212 * the kvm msr permission bitmap may contain zero bits
2213 */
3d6368ef 2214 int i;
9738b2c9 2215
323c3d80
JR
2216 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
2217 return true;
9738b2c9 2218
323c3d80
JR
2219 for (i = 0; i < MSRPM_OFFSETS; i++) {
2220 u32 value, p;
2221 u64 offset;
9738b2c9 2222
323c3d80
JR
2223 if (msrpm_offsets[i] == 0xffffffff)
2224 break;
3d6368ef 2225
0d6b3537
JR
2226 p = msrpm_offsets[i];
2227 offset = svm->nested.vmcb_msrpm + (p * 4);
323c3d80
JR
2228
2229 if (kvm_read_guest(svm->vcpu.kvm, offset, &value, 4))
2230 return false;
2231
2232 svm->nested.msrpm[p] = svm->msrpm[p] | value;
2233 }
3d6368ef 2234
323c3d80 2235 svm->vmcb->control.msrpm_base_pa = __pa(svm->nested.msrpm);
9738b2c9
JR
2236
2237 return true;
3d6368ef
AG
2238}
2239
52c65a30
JR
2240static bool nested_vmcb_checks(struct vmcb *vmcb)
2241{
2242 if ((vmcb->control.intercept & (1ULL << INTERCEPT_VMRUN)) == 0)
2243 return false;
2244
dbe77584
JR
2245 if (vmcb->control.asid == 0)
2246 return false;
2247
4b16184c
JR
2248 if (vmcb->control.nested_ctl && !npt_enabled)
2249 return false;
2250
52c65a30
JR
2251 return true;
2252}
2253
9738b2c9 2254static bool nested_svm_vmrun(struct vcpu_svm *svm)
3d6368ef 2255{
9738b2c9 2256 struct vmcb *nested_vmcb;
e6aa9abd 2257 struct vmcb *hsave = svm->nested.hsave;
defbba56 2258 struct vmcb *vmcb = svm->vmcb;
7597f129 2259 struct page *page;
06fc7772 2260 u64 vmcb_gpa;
3d6368ef 2261
06fc7772 2262 vmcb_gpa = svm->vmcb->save.rax;
3d6368ef 2263
7597f129 2264 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9738b2c9
JR
2265 if (!nested_vmcb)
2266 return false;
2267
52c65a30
JR
2268 if (!nested_vmcb_checks(nested_vmcb)) {
2269 nested_vmcb->control.exit_code = SVM_EXIT_ERR;
2270 nested_vmcb->control.exit_code_hi = 0;
2271 nested_vmcb->control.exit_info_1 = 0;
2272 nested_vmcb->control.exit_info_2 = 0;
2273
2274 nested_svm_unmap(page);
2275
2276 return false;
2277 }
2278
b75f4eb3 2279 trace_kvm_nested_vmrun(svm->vmcb->save.rip, vmcb_gpa,
0ac406de
JR
2280 nested_vmcb->save.rip,
2281 nested_vmcb->control.int_ctl,
2282 nested_vmcb->control.event_inj,
2283 nested_vmcb->control.nested_ctl);
2284
4ee546b4
RJ
2285 trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr & 0xffff,
2286 nested_vmcb->control.intercept_cr >> 16,
2e554e8d
JR
2287 nested_vmcb->control.intercept_exceptions,
2288 nested_vmcb->control.intercept);
2289
3d6368ef 2290 /* Clear internal status */
219b65dc
AG
2291 kvm_clear_exception_queue(&svm->vcpu);
2292 kvm_clear_interrupt_queue(&svm->vcpu);
3d6368ef 2293
e0231715
JR
2294 /*
2295 * Save the old vmcb, so we don't need to pick what we save, but can
2296 * restore everything when a VMEXIT occurs
2297 */
defbba56
JR
2298 hsave->save.es = vmcb->save.es;
2299 hsave->save.cs = vmcb->save.cs;
2300 hsave->save.ss = vmcb->save.ss;
2301 hsave->save.ds = vmcb->save.ds;
2302 hsave->save.gdtr = vmcb->save.gdtr;
2303 hsave->save.idtr = vmcb->save.idtr;
f6801dff 2304 hsave->save.efer = svm->vcpu.arch.efer;
4d4ec087 2305 hsave->save.cr0 = kvm_read_cr0(&svm->vcpu);
defbba56
JR
2306 hsave->save.cr4 = svm->vcpu.arch.cr4;
2307 hsave->save.rflags = vmcb->save.rflags;
b75f4eb3 2308 hsave->save.rip = kvm_rip_read(&svm->vcpu);
defbba56
JR
2309 hsave->save.rsp = vmcb->save.rsp;
2310 hsave->save.rax = vmcb->save.rax;
2311 if (npt_enabled)
2312 hsave->save.cr3 = vmcb->save.cr3;
2313 else
2314 hsave->save.cr3 = svm->vcpu.arch.cr3;
2315
0460a979 2316 copy_vmcb_control_area(hsave, vmcb);
3d6368ef
AG
2317
2318 if (svm->vmcb->save.rflags & X86_EFLAGS_IF)
2319 svm->vcpu.arch.hflags |= HF_HIF_MASK;
2320 else
2321 svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
2322
4b16184c
JR
2323 if (nested_vmcb->control.nested_ctl) {
2324 kvm_mmu_unload(&svm->vcpu);
2325 svm->nested.nested_cr3 = nested_vmcb->control.nested_cr3;
2326 nested_svm_init_mmu_context(&svm->vcpu);
2327 }
2328
3d6368ef
AG
2329 /* Load the nested guest state */
2330 svm->vmcb->save.es = nested_vmcb->save.es;
2331 svm->vmcb->save.cs = nested_vmcb->save.cs;
2332 svm->vmcb->save.ss = nested_vmcb->save.ss;
2333 svm->vmcb->save.ds = nested_vmcb->save.ds;
2334 svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
2335 svm->vmcb->save.idtr = nested_vmcb->save.idtr;
2336 svm->vmcb->save.rflags = nested_vmcb->save.rflags;
2337 svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
2338 svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
2339 svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
2340 if (npt_enabled) {
2341 svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
2342 svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
0e5cbe36 2343 } else
2390218b 2344 (void)kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
0e5cbe36
JR
2345
2346 /* Guest paging mode is active - reset mmu */
2347 kvm_mmu_reset_context(&svm->vcpu);
2348
defbba56 2349 svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
3d6368ef
AG
2350 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
2351 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
2352 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
e0231715 2353
3d6368ef
AG
2354 /* In case we don't even reach vcpu_run, the fields are not updated */
2355 svm->vmcb->save.rax = nested_vmcb->save.rax;
2356 svm->vmcb->save.rsp = nested_vmcb->save.rsp;
2357 svm->vmcb->save.rip = nested_vmcb->save.rip;
2358 svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
2359 svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
2360 svm->vmcb->save.cpl = nested_vmcb->save.cpl;
2361
f7138538 2362 svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
ce2ac085 2363 svm->nested.vmcb_iopm = nested_vmcb->control.iopm_base_pa & ~0x0fffULL;
3d6368ef 2364
aad42c64 2365 /* cache intercepts */
4ee546b4 2366 svm->nested.intercept_cr = nested_vmcb->control.intercept_cr;
3aed041a 2367 svm->nested.intercept_dr = nested_vmcb->control.intercept_dr;
aad42c64
JR
2368 svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
2369 svm->nested.intercept = nested_vmcb->control.intercept;
2370
f40f6a45 2371 svm_flush_tlb(&svm->vcpu);
3d6368ef 2372 svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
3d6368ef
AG
2373 if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
2374 svm->vcpu.arch.hflags |= HF_VINTR_MASK;
2375 else
2376 svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
2377
88ab24ad
JR
2378 if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
2379 /* We only want the cr8 intercept bits of the guest */
4ee546b4
RJ
2380 clr_cr_intercept(svm, INTERCEPT_CR8_READ);
2381 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
88ab24ad
JR
2382 }
2383
0d945bd9 2384 /* We don't want to see VMMCALLs from a nested guest */
8a05a1b8 2385 clr_intercept(svm, INTERCEPT_VMMCALL);
0d945bd9 2386
88ab24ad 2387 svm->vmcb->control.lbr_ctl = nested_vmcb->control.lbr_ctl;
3d6368ef
AG
2388 svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
2389 svm->vmcb->control.int_state = nested_vmcb->control.int_state;
2390 svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
3d6368ef
AG
2391 svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
2392 svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
2393
7597f129 2394 nested_svm_unmap(page);
9738b2c9 2395
2030753d
JR
2396 /* Enter Guest-Mode */
2397 enter_guest_mode(&svm->vcpu);
2398
384c6368
JR
2399 /*
2400 * Merge guest and host intercepts - must be called with vcpu in
2401 * guest-mode to take affect here
2402 */
2403 recalc_intercepts(svm);
2404
06fc7772 2405 svm->nested.vmcb = vmcb_gpa;
9738b2c9 2406
2af9194d 2407 enable_gif(svm);
3d6368ef 2408
8d28fec4
RJ
2409 mark_all_dirty(svm->vmcb);
2410
9738b2c9 2411 return true;
3d6368ef
AG
2412}
2413
9966bf68 2414static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
5542675b
AG
2415{
2416 to_vmcb->save.fs = from_vmcb->save.fs;
2417 to_vmcb->save.gs = from_vmcb->save.gs;
2418 to_vmcb->save.tr = from_vmcb->save.tr;
2419 to_vmcb->save.ldtr = from_vmcb->save.ldtr;
2420 to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
2421 to_vmcb->save.star = from_vmcb->save.star;
2422 to_vmcb->save.lstar = from_vmcb->save.lstar;
2423 to_vmcb->save.cstar = from_vmcb->save.cstar;
2424 to_vmcb->save.sfmask = from_vmcb->save.sfmask;
2425 to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
2426 to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
2427 to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
5542675b
AG
2428}
2429
851ba692 2430static int vmload_interception(struct vcpu_svm *svm)
5542675b 2431{
9966bf68 2432 struct vmcb *nested_vmcb;
7597f129 2433 struct page *page;
9966bf68 2434
5542675b
AG
2435 if (nested_svm_check_permissions(svm))
2436 return 1;
2437
2438 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2439 skip_emulated_instruction(&svm->vcpu);
2440
7597f129 2441 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
2442 if (!nested_vmcb)
2443 return 1;
2444
2445 nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
7597f129 2446 nested_svm_unmap(page);
5542675b
AG
2447
2448 return 1;
2449}
2450
851ba692 2451static int vmsave_interception(struct vcpu_svm *svm)
5542675b 2452{
9966bf68 2453 struct vmcb *nested_vmcb;
7597f129 2454 struct page *page;
9966bf68 2455
5542675b
AG
2456 if (nested_svm_check_permissions(svm))
2457 return 1;
2458
2459 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2460 skip_emulated_instruction(&svm->vcpu);
2461
7597f129 2462 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
2463 if (!nested_vmcb)
2464 return 1;
2465
2466 nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
7597f129 2467 nested_svm_unmap(page);
5542675b
AG
2468
2469 return 1;
2470}
2471
851ba692 2472static int vmrun_interception(struct vcpu_svm *svm)
3d6368ef 2473{
3d6368ef
AG
2474 if (nested_svm_check_permissions(svm))
2475 return 1;
2476
b75f4eb3
RJ
2477 /* Save rip after vmrun instruction */
2478 kvm_rip_write(&svm->vcpu, kvm_rip_read(&svm->vcpu) + 3);
3d6368ef 2479
9738b2c9 2480 if (!nested_svm_vmrun(svm))
3d6368ef
AG
2481 return 1;
2482
9738b2c9 2483 if (!nested_svm_vmrun_msrpm(svm))
1f8da478
JR
2484 goto failed;
2485
2486 return 1;
2487
2488failed:
2489
2490 svm->vmcb->control.exit_code = SVM_EXIT_ERR;
2491 svm->vmcb->control.exit_code_hi = 0;
2492 svm->vmcb->control.exit_info_1 = 0;
2493 svm->vmcb->control.exit_info_2 = 0;
2494
2495 nested_svm_vmexit(svm);
3d6368ef
AG
2496
2497 return 1;
2498}
2499
851ba692 2500static int stgi_interception(struct vcpu_svm *svm)
1371d904
AG
2501{
2502 if (nested_svm_check_permissions(svm))
2503 return 1;
2504
2505 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2506 skip_emulated_instruction(&svm->vcpu);
3842d135 2507 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
1371d904 2508
2af9194d 2509 enable_gif(svm);
1371d904
AG
2510
2511 return 1;
2512}
2513
851ba692 2514static int clgi_interception(struct vcpu_svm *svm)
1371d904
AG
2515{
2516 if (nested_svm_check_permissions(svm))
2517 return 1;
2518
2519 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2520 skip_emulated_instruction(&svm->vcpu);
2521
2af9194d 2522 disable_gif(svm);
1371d904
AG
2523
2524 /* After a CLGI no interrupts should come */
2525 svm_clear_vintr(svm);
2526 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
2527
decdbf6a
JR
2528 mark_dirty(svm->vmcb, VMCB_INTR);
2529
1371d904
AG
2530 return 1;
2531}
2532
851ba692 2533static int invlpga_interception(struct vcpu_svm *svm)
ff092385
AG
2534{
2535 struct kvm_vcpu *vcpu = &svm->vcpu;
ff092385 2536
ec1ff790
JR
2537 trace_kvm_invlpga(svm->vmcb->save.rip, vcpu->arch.regs[VCPU_REGS_RCX],
2538 vcpu->arch.regs[VCPU_REGS_RAX]);
2539
ff092385
AG
2540 /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2541 kvm_mmu_invlpg(vcpu, vcpu->arch.regs[VCPU_REGS_RAX]);
2542
2543 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2544 skip_emulated_instruction(&svm->vcpu);
2545 return 1;
2546}
2547
532a46b9
JR
2548static int skinit_interception(struct vcpu_svm *svm)
2549{
2550 trace_kvm_skinit(svm->vmcb->save.rip, svm->vcpu.arch.regs[VCPU_REGS_RAX]);
2551
2552 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2553 return 1;
2554}
2555
81dd35d4
JR
2556static int xsetbv_interception(struct vcpu_svm *svm)
2557{
2558 u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
2559 u32 index = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);
2560
2561 if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
2562 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2563 skip_emulated_instruction(&svm->vcpu);
2564 }
2565
2566 return 1;
2567}
2568
851ba692 2569static int invalid_op_interception(struct vcpu_svm *svm)
6aa8b732 2570{
7ee5d940 2571 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
6aa8b732
AK
2572 return 1;
2573}
2574
851ba692 2575static int task_switch_interception(struct vcpu_svm *svm)
6aa8b732 2576{
37817f29 2577 u16 tss_selector;
64a7ec06
GN
2578 int reason;
2579 int int_type = svm->vmcb->control.exit_int_info &
2580 SVM_EXITINTINFO_TYPE_MASK;
8317c298 2581 int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
fe8e7f83
GN
2582 uint32_t type =
2583 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
2584 uint32_t idt_v =
2585 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
e269fb21
JK
2586 bool has_error_code = false;
2587 u32 error_code = 0;
37817f29
IE
2588
2589 tss_selector = (u16)svm->vmcb->control.exit_info_1;
64a7ec06 2590
37817f29
IE
2591 if (svm->vmcb->control.exit_info_2 &
2592 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
64a7ec06
GN
2593 reason = TASK_SWITCH_IRET;
2594 else if (svm->vmcb->control.exit_info_2 &
2595 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
2596 reason = TASK_SWITCH_JMP;
fe8e7f83 2597 else if (idt_v)
64a7ec06
GN
2598 reason = TASK_SWITCH_GATE;
2599 else
2600 reason = TASK_SWITCH_CALL;
2601
fe8e7f83
GN
2602 if (reason == TASK_SWITCH_GATE) {
2603 switch (type) {
2604 case SVM_EXITINTINFO_TYPE_NMI:
2605 svm->vcpu.arch.nmi_injected = false;
2606 break;
2607 case SVM_EXITINTINFO_TYPE_EXEPT:
e269fb21
JK
2608 if (svm->vmcb->control.exit_info_2 &
2609 (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
2610 has_error_code = true;
2611 error_code =
2612 (u32)svm->vmcb->control.exit_info_2;
2613 }
fe8e7f83
GN
2614 kvm_clear_exception_queue(&svm->vcpu);
2615 break;
2616 case SVM_EXITINTINFO_TYPE_INTR:
2617 kvm_clear_interrupt_queue(&svm->vcpu);
2618 break;
2619 default:
2620 break;
2621 }
2622 }
64a7ec06 2623
8317c298
GN
2624 if (reason != TASK_SWITCH_GATE ||
2625 int_type == SVM_EXITINTINFO_TYPE_SOFT ||
2626 (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
f629cf84
GN
2627 (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
2628 skip_emulated_instruction(&svm->vcpu);
64a7ec06 2629
acb54517
GN
2630 if (kvm_task_switch(&svm->vcpu, tss_selector, reason,
2631 has_error_code, error_code) == EMULATE_FAIL) {
2632 svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
2633 svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
2634 svm->vcpu.run->internal.ndata = 0;
2635 return 0;
2636 }
2637 return 1;
6aa8b732
AK
2638}
2639
851ba692 2640static int cpuid_interception(struct vcpu_svm *svm)
6aa8b732 2641{
5fdbf976 2642 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 2643 kvm_emulate_cpuid(&svm->vcpu);
06465c5a 2644 return 1;
6aa8b732
AK
2645}
2646
851ba692 2647static int iret_interception(struct vcpu_svm *svm)
95ba8273
GN
2648{
2649 ++svm->vcpu.stat.nmi_window_exits;
8a05a1b8 2650 clr_intercept(svm, INTERCEPT_IRET);
44c11430 2651 svm->vcpu.arch.hflags |= HF_IRET_MASK;
95ba8273
GN
2652 return 1;
2653}
2654
851ba692 2655static int invlpg_interception(struct vcpu_svm *svm)
a7052897 2656{
df4f3108
AP
2657 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2658 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
2659
2660 kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
2661 skip_emulated_instruction(&svm->vcpu);
2662 return 1;
a7052897
MT
2663}
2664
851ba692 2665static int emulate_on_interception(struct vcpu_svm *svm)
6aa8b732 2666{
51d8b661 2667 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
6aa8b732
AK
2668}
2669
7ff76d58
AP
2670#define CR_VALID (1ULL << 63)
2671
2672static int cr_interception(struct vcpu_svm *svm)
2673{
2674 int reg, cr;
2675 unsigned long val;
2676 int err;
2677
2678 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2679 return emulate_on_interception(svm);
2680
2681 if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2682 return emulate_on_interception(svm);
2683
2684 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2685 cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2686
2687 err = 0;
2688 if (cr >= 16) { /* mov to cr */
2689 cr -= 16;
2690 val = kvm_register_read(&svm->vcpu, reg);
2691 switch (cr) {
2692 case 0:
2693 err = kvm_set_cr0(&svm->vcpu, val);
2694 break;
2695 case 3:
2696 err = kvm_set_cr3(&svm->vcpu, val);
2697 break;
2698 case 4:
2699 err = kvm_set_cr4(&svm->vcpu, val);
2700 break;
2701 case 8:
2702 err = kvm_set_cr8(&svm->vcpu, val);
2703 break;
2704 default:
2705 WARN(1, "unhandled write to CR%d", cr);
2706 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2707 return 1;
2708 }
2709 } else { /* mov from cr */
2710 switch (cr) {
2711 case 0:
2712 val = kvm_read_cr0(&svm->vcpu);
2713 break;
2714 case 2:
2715 val = svm->vcpu.arch.cr2;
2716 break;
2717 case 3:
2718 val = svm->vcpu.arch.cr3;
2719 break;
2720 case 4:
2721 val = kvm_read_cr4(&svm->vcpu);
2722 break;
2723 case 8:
2724 val = kvm_get_cr8(&svm->vcpu);
2725 break;
2726 default:
2727 WARN(1, "unhandled read from CR%d", cr);
2728 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2729 return 1;
2730 }
2731 kvm_register_write(&svm->vcpu, reg, val);
2732 }
2733 kvm_complete_insn_gp(&svm->vcpu, err);
2734
2735 return 1;
2736}
2737
cda00082
JR
2738static int cr0_write_interception(struct vcpu_svm *svm)
2739{
2740 struct kvm_vcpu *vcpu = &svm->vcpu;
2741 int r;
2742
7ff76d58 2743 r = cr_interception(svm);
cda00082
JR
2744
2745 if (svm->nested.vmexit_rip) {
2746 kvm_register_write(vcpu, VCPU_REGS_RIP, svm->nested.vmexit_rip);
2747 kvm_register_write(vcpu, VCPU_REGS_RSP, svm->nested.vmexit_rsp);
2748 kvm_register_write(vcpu, VCPU_REGS_RAX, svm->nested.vmexit_rax);
2749 svm->nested.vmexit_rip = 0;
2750 }
2751
7ff76d58 2752 return r;
cda00082
JR
2753}
2754
cae3797a
AP
2755static int dr_interception(struct vcpu_svm *svm)
2756{
2757 int reg, dr;
2758 unsigned long val;
2759 int err;
2760
2761 if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
2762 return emulate_on_interception(svm);
2763
2764 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2765 dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2766
2767 if (dr >= 16) { /* mov to DRn */
2768 val = kvm_register_read(&svm->vcpu, reg);
2769 kvm_set_dr(&svm->vcpu, dr - 16, val);
2770 } else {
2771 err = kvm_get_dr(&svm->vcpu, dr, &val);
2772 if (!err)
2773 kvm_register_write(&svm->vcpu, reg, val);
2774 }
2775
2776 return 1;
2777}
2778
851ba692 2779static int cr8_write_interception(struct vcpu_svm *svm)
1d075434 2780{
851ba692 2781 struct kvm_run *kvm_run = svm->vcpu.run;
eea1cff9 2782 int r;
851ba692 2783
0a5fff19
GN
2784 u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
2785 /* instruction emulation calls kvm_set_cr8() */
7ff76d58 2786 r = cr_interception(svm);
95ba8273 2787 if (irqchip_in_kernel(svm->vcpu.kvm)) {
4ee546b4 2788 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
7ff76d58 2789 return r;
95ba8273 2790 }
0a5fff19 2791 if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
7ff76d58 2792 return r;
1d075434
JR
2793 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
2794 return 0;
2795}
2796
6aa8b732
AK
2797static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
2798{
a2fa3e9f
GH
2799 struct vcpu_svm *svm = to_svm(vcpu);
2800
6aa8b732 2801 switch (ecx) {
af24a4e4 2802 case MSR_IA32_TSC: {
4cc70310 2803 struct vmcb *vmcb = get_host_vmcb(svm);
6aa8b732 2804
4cc70310 2805 *data = vmcb->control.tsc_offset + native_read_tsc();
6aa8b732
AK
2806 break;
2807 }
8c06585d 2808 case MSR_STAR:
a2fa3e9f 2809 *data = svm->vmcb->save.star;
6aa8b732 2810 break;
0e859cac 2811#ifdef CONFIG_X86_64
6aa8b732 2812 case MSR_LSTAR:
a2fa3e9f 2813 *data = svm->vmcb->save.lstar;
6aa8b732
AK
2814 break;
2815 case MSR_CSTAR:
a2fa3e9f 2816 *data = svm->vmcb->save.cstar;
6aa8b732
AK
2817 break;
2818 case MSR_KERNEL_GS_BASE:
a2fa3e9f 2819 *data = svm->vmcb->save.kernel_gs_base;
6aa8b732
AK
2820 break;
2821 case MSR_SYSCALL_MASK:
a2fa3e9f 2822 *data = svm->vmcb->save.sfmask;
6aa8b732
AK
2823 break;
2824#endif
2825 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 2826 *data = svm->vmcb->save.sysenter_cs;
6aa8b732
AK
2827 break;
2828 case MSR_IA32_SYSENTER_EIP:
017cb99e 2829 *data = svm->sysenter_eip;
6aa8b732
AK
2830 break;
2831 case MSR_IA32_SYSENTER_ESP:
017cb99e 2832 *data = svm->sysenter_esp;
6aa8b732 2833 break;
e0231715
JR
2834 /*
2835 * Nobody will change the following 5 values in the VMCB so we can
2836 * safely return them on rdmsr. They will always be 0 until LBRV is
2837 * implemented.
2838 */
a2938c80
JR
2839 case MSR_IA32_DEBUGCTLMSR:
2840 *data = svm->vmcb->save.dbgctl;
2841 break;
2842 case MSR_IA32_LASTBRANCHFROMIP:
2843 *data = svm->vmcb->save.br_from;
2844 break;
2845 case MSR_IA32_LASTBRANCHTOIP:
2846 *data = svm->vmcb->save.br_to;
2847 break;
2848 case MSR_IA32_LASTINTFROMIP:
2849 *data = svm->vmcb->save.last_excp_from;
2850 break;
2851 case MSR_IA32_LASTINTTOIP:
2852 *data = svm->vmcb->save.last_excp_to;
2853 break;
b286d5d8 2854 case MSR_VM_HSAVE_PA:
e6aa9abd 2855 *data = svm->nested.hsave_msr;
b286d5d8 2856 break;
eb6f302e 2857 case MSR_VM_CR:
4a810181 2858 *data = svm->nested.vm_cr_msr;
eb6f302e 2859 break;
c8a73f18
AG
2860 case MSR_IA32_UCODE_REV:
2861 *data = 0x01000065;
2862 break;
6aa8b732 2863 default:
3bab1f5d 2864 return kvm_get_msr_common(vcpu, ecx, data);
6aa8b732
AK
2865 }
2866 return 0;
2867}
2868
851ba692 2869static int rdmsr_interception(struct vcpu_svm *svm)
6aa8b732 2870{
ad312c7c 2871 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
6aa8b732
AK
2872 u64 data;
2873
59200273
AK
2874 if (svm_get_msr(&svm->vcpu, ecx, &data)) {
2875 trace_kvm_msr_read_ex(ecx);
c1a5d4f9 2876 kvm_inject_gp(&svm->vcpu, 0);
59200273 2877 } else {
229456fc 2878 trace_kvm_msr_read(ecx, data);
af9ca2d7 2879
5fdbf976 2880 svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
ad312c7c 2881 svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
5fdbf976 2882 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 2883 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
2884 }
2885 return 1;
2886}
2887
4a810181
JR
2888static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
2889{
2890 struct vcpu_svm *svm = to_svm(vcpu);
2891 int svm_dis, chg_mask;
2892
2893 if (data & ~SVM_VM_CR_VALID_MASK)
2894 return 1;
2895
2896 chg_mask = SVM_VM_CR_VALID_MASK;
2897
2898 if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
2899 chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
2900
2901 svm->nested.vm_cr_msr &= ~chg_mask;
2902 svm->nested.vm_cr_msr |= (data & chg_mask);
2903
2904 svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
2905
2906 /* check for svm_disable while efer.svme is set */
2907 if (svm_dis && (vcpu->arch.efer & EFER_SVME))
2908 return 1;
2909
2910 return 0;
2911}
2912
6aa8b732
AK
2913static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
2914{
a2fa3e9f
GH
2915 struct vcpu_svm *svm = to_svm(vcpu);
2916
6aa8b732 2917 switch (ecx) {
f4e1b3c8 2918 case MSR_IA32_TSC:
99e3e30a 2919 kvm_write_tsc(vcpu, data);
6aa8b732 2920 break;
8c06585d 2921 case MSR_STAR:
a2fa3e9f 2922 svm->vmcb->save.star = data;
6aa8b732 2923 break;
49b14f24 2924#ifdef CONFIG_X86_64
6aa8b732 2925 case MSR_LSTAR:
a2fa3e9f 2926 svm->vmcb->save.lstar = data;
6aa8b732
AK
2927 break;
2928 case MSR_CSTAR:
a2fa3e9f 2929 svm->vmcb->save.cstar = data;
6aa8b732
AK
2930 break;
2931 case MSR_KERNEL_GS_BASE:
a2fa3e9f 2932 svm->vmcb->save.kernel_gs_base = data;
6aa8b732
AK
2933 break;
2934 case MSR_SYSCALL_MASK:
a2fa3e9f 2935 svm->vmcb->save.sfmask = data;
6aa8b732
AK
2936 break;
2937#endif
2938 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 2939 svm->vmcb->save.sysenter_cs = data;
6aa8b732
AK
2940 break;
2941 case MSR_IA32_SYSENTER_EIP:
017cb99e 2942 svm->sysenter_eip = data;
a2fa3e9f 2943 svm->vmcb->save.sysenter_eip = data;
6aa8b732
AK
2944 break;
2945 case MSR_IA32_SYSENTER_ESP:
017cb99e 2946 svm->sysenter_esp = data;
a2fa3e9f 2947 svm->vmcb->save.sysenter_esp = data;
6aa8b732 2948 break;
a2938c80 2949 case MSR_IA32_DEBUGCTLMSR:
2a6b20b8 2950 if (!boot_cpu_has(X86_FEATURE_LBRV)) {
24e09cbf 2951 pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
b8688d51 2952 __func__, data);
24e09cbf
JR
2953 break;
2954 }
2955 if (data & DEBUGCTL_RESERVED_BITS)
2956 return 1;
2957
2958 svm->vmcb->save.dbgctl = data;
b53ba3f9 2959 mark_dirty(svm->vmcb, VMCB_LBR);
24e09cbf
JR
2960 if (data & (1ULL<<0))
2961 svm_enable_lbrv(svm);
2962 else
2963 svm_disable_lbrv(svm);
a2938c80 2964 break;
b286d5d8 2965 case MSR_VM_HSAVE_PA:
e6aa9abd 2966 svm->nested.hsave_msr = data;
62b9abaa 2967 break;
3c5d0a44 2968 case MSR_VM_CR:
4a810181 2969 return svm_set_vm_cr(vcpu, data);
3c5d0a44 2970 case MSR_VM_IGNNE:
3c5d0a44
AG
2971 pr_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2972 break;
6aa8b732 2973 default:
3bab1f5d 2974 return kvm_set_msr_common(vcpu, ecx, data);
6aa8b732
AK
2975 }
2976 return 0;
2977}
2978
851ba692 2979static int wrmsr_interception(struct vcpu_svm *svm)
6aa8b732 2980{
ad312c7c 2981 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
5fdbf976 2982 u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
ad312c7c 2983 | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
af9ca2d7 2984
af9ca2d7 2985
5fdbf976 2986 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
59200273
AK
2987 if (svm_set_msr(&svm->vcpu, ecx, data)) {
2988 trace_kvm_msr_write_ex(ecx, data);
c1a5d4f9 2989 kvm_inject_gp(&svm->vcpu, 0);
59200273
AK
2990 } else {
2991 trace_kvm_msr_write(ecx, data);
e756fc62 2992 skip_emulated_instruction(&svm->vcpu);
59200273 2993 }
6aa8b732
AK
2994 return 1;
2995}
2996
851ba692 2997static int msr_interception(struct vcpu_svm *svm)
6aa8b732 2998{
e756fc62 2999 if (svm->vmcb->control.exit_info_1)
851ba692 3000 return wrmsr_interception(svm);
6aa8b732 3001 else
851ba692 3002 return rdmsr_interception(svm);
6aa8b732
AK
3003}
3004
851ba692 3005static int interrupt_window_interception(struct vcpu_svm *svm)
c1150d8c 3006{
851ba692
AK
3007 struct kvm_run *kvm_run = svm->vcpu.run;
3008
3842d135 3009 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
f0b85051 3010 svm_clear_vintr(svm);
85f455f7 3011 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
decdbf6a 3012 mark_dirty(svm->vmcb, VMCB_INTR);
c1150d8c
DL
3013 /*
3014 * If the user space waits to inject interrupts, exit as soon as
3015 * possible
3016 */
8061823a
GN
3017 if (!irqchip_in_kernel(svm->vcpu.kvm) &&
3018 kvm_run->request_interrupt_window &&
3019 !kvm_cpu_has_interrupt(&svm->vcpu)) {
e756fc62 3020 ++svm->vcpu.stat.irq_window_exits;
c1150d8c
DL
3021 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
3022 return 0;
3023 }
3024
3025 return 1;
3026}
3027
565d0998
ML
3028static int pause_interception(struct vcpu_svm *svm)
3029{
3030 kvm_vcpu_on_spin(&(svm->vcpu));
3031 return 1;
3032}
3033
851ba692 3034static int (*svm_exit_handlers[])(struct vcpu_svm *svm) = {
7ff76d58
AP
3035 [SVM_EXIT_READ_CR0] = cr_interception,
3036 [SVM_EXIT_READ_CR3] = cr_interception,
3037 [SVM_EXIT_READ_CR4] = cr_interception,
3038 [SVM_EXIT_READ_CR8] = cr_interception,
d225157b 3039 [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception,
cda00082 3040 [SVM_EXIT_WRITE_CR0] = cr0_write_interception,
7ff76d58
AP
3041 [SVM_EXIT_WRITE_CR3] = cr_interception,
3042 [SVM_EXIT_WRITE_CR4] = cr_interception,
e0231715 3043 [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
cae3797a
AP
3044 [SVM_EXIT_READ_DR0] = dr_interception,
3045 [SVM_EXIT_READ_DR1] = dr_interception,
3046 [SVM_EXIT_READ_DR2] = dr_interception,
3047 [SVM_EXIT_READ_DR3] = dr_interception,
3048 [SVM_EXIT_READ_DR4] = dr_interception,
3049 [SVM_EXIT_READ_DR5] = dr_interception,
3050 [SVM_EXIT_READ_DR6] = dr_interception,
3051 [SVM_EXIT_READ_DR7] = dr_interception,
3052 [SVM_EXIT_WRITE_DR0] = dr_interception,
3053 [SVM_EXIT_WRITE_DR1] = dr_interception,
3054 [SVM_EXIT_WRITE_DR2] = dr_interception,
3055 [SVM_EXIT_WRITE_DR3] = dr_interception,
3056 [SVM_EXIT_WRITE_DR4] = dr_interception,
3057 [SVM_EXIT_WRITE_DR5] = dr_interception,
3058 [SVM_EXIT_WRITE_DR6] = dr_interception,
3059 [SVM_EXIT_WRITE_DR7] = dr_interception,
d0bfb940
JK
3060 [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
3061 [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
7aa81cc0 3062 [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
e0231715
JR
3063 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
3064 [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
3065 [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
3066 [SVM_EXIT_INTR] = intr_interception,
c47f098d 3067 [SVM_EXIT_NMI] = nmi_interception,
6aa8b732
AK
3068 [SVM_EXIT_SMI] = nop_on_interception,
3069 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 3070 [SVM_EXIT_VINTR] = interrupt_window_interception,
6aa8b732 3071 [SVM_EXIT_CPUID] = cpuid_interception,
95ba8273 3072 [SVM_EXIT_IRET] = iret_interception,
cf5a94d1 3073 [SVM_EXIT_INVD] = emulate_on_interception,
565d0998 3074 [SVM_EXIT_PAUSE] = pause_interception,
6aa8b732 3075 [SVM_EXIT_HLT] = halt_interception,
a7052897 3076 [SVM_EXIT_INVLPG] = invlpg_interception,
ff092385 3077 [SVM_EXIT_INVLPGA] = invlpga_interception,
e0231715 3078 [SVM_EXIT_IOIO] = io_interception,
6aa8b732
AK
3079 [SVM_EXIT_MSR] = msr_interception,
3080 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 3081 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
3d6368ef 3082 [SVM_EXIT_VMRUN] = vmrun_interception,
02e235bc 3083 [SVM_EXIT_VMMCALL] = vmmcall_interception,
5542675b
AG
3084 [SVM_EXIT_VMLOAD] = vmload_interception,
3085 [SVM_EXIT_VMSAVE] = vmsave_interception,
1371d904
AG
3086 [SVM_EXIT_STGI] = stgi_interception,
3087 [SVM_EXIT_CLGI] = clgi_interception,
532a46b9 3088 [SVM_EXIT_SKINIT] = skinit_interception,
cf5a94d1 3089 [SVM_EXIT_WBINVD] = emulate_on_interception,
916ce236
JR
3090 [SVM_EXIT_MONITOR] = invalid_op_interception,
3091 [SVM_EXIT_MWAIT] = invalid_op_interception,
81dd35d4 3092 [SVM_EXIT_XSETBV] = xsetbv_interception,
709ddebf 3093 [SVM_EXIT_NPF] = pf_interception,
6aa8b732
AK
3094};
3095
3f10c846
JR
3096void dump_vmcb(struct kvm_vcpu *vcpu)
3097{
3098 struct vcpu_svm *svm = to_svm(vcpu);
3099 struct vmcb_control_area *control = &svm->vmcb->control;
3100 struct vmcb_save_area *save = &svm->vmcb->save;
3101
3102 pr_err("VMCB Control Area:\n");
4ee546b4
RJ
3103 pr_err("cr_read: %04x\n", control->intercept_cr & 0xffff);
3104 pr_err("cr_write: %04x\n", control->intercept_cr >> 16);
3aed041a
JR
3105 pr_err("dr_read: %04x\n", control->intercept_dr & 0xffff);
3106 pr_err("dr_write: %04x\n", control->intercept_dr >> 16);
3f10c846
JR
3107 pr_err("exceptions: %08x\n", control->intercept_exceptions);
3108 pr_err("intercepts: %016llx\n", control->intercept);
3109 pr_err("pause filter count: %d\n", control->pause_filter_count);
3110 pr_err("iopm_base_pa: %016llx\n", control->iopm_base_pa);
3111 pr_err("msrpm_base_pa: %016llx\n", control->msrpm_base_pa);
3112 pr_err("tsc_offset: %016llx\n", control->tsc_offset);
3113 pr_err("asid: %d\n", control->asid);
3114 pr_err("tlb_ctl: %d\n", control->tlb_ctl);
3115 pr_err("int_ctl: %08x\n", control->int_ctl);
3116 pr_err("int_vector: %08x\n", control->int_vector);
3117 pr_err("int_state: %08x\n", control->int_state);
3118 pr_err("exit_code: %08x\n", control->exit_code);
3119 pr_err("exit_info1: %016llx\n", control->exit_info_1);
3120 pr_err("exit_info2: %016llx\n", control->exit_info_2);
3121 pr_err("exit_int_info: %08x\n", control->exit_int_info);
3122 pr_err("exit_int_info_err: %08x\n", control->exit_int_info_err);
3123 pr_err("nested_ctl: %lld\n", control->nested_ctl);
3124 pr_err("nested_cr3: %016llx\n", control->nested_cr3);
3125 pr_err("event_inj: %08x\n", control->event_inj);
3126 pr_err("event_inj_err: %08x\n", control->event_inj_err);
3127 pr_err("lbr_ctl: %lld\n", control->lbr_ctl);
3128 pr_err("next_rip: %016llx\n", control->next_rip);
3129 pr_err("VMCB State Save Area:\n");
3130 pr_err("es: s: %04x a: %04x l: %08x b: %016llx\n",
3131 save->es.selector, save->es.attrib,
3132 save->es.limit, save->es.base);
3133 pr_err("cs: s: %04x a: %04x l: %08x b: %016llx\n",
3134 save->cs.selector, save->cs.attrib,
3135 save->cs.limit, save->cs.base);
3136 pr_err("ss: s: %04x a: %04x l: %08x b: %016llx\n",
3137 save->ss.selector, save->ss.attrib,
3138 save->ss.limit, save->ss.base);
3139 pr_err("ds: s: %04x a: %04x l: %08x b: %016llx\n",
3140 save->ds.selector, save->ds.attrib,
3141 save->ds.limit, save->ds.base);
3142 pr_err("fs: s: %04x a: %04x l: %08x b: %016llx\n",
3143 save->fs.selector, save->fs.attrib,
3144 save->fs.limit, save->fs.base);
3145 pr_err("gs: s: %04x a: %04x l: %08x b: %016llx\n",
3146 save->gs.selector, save->gs.attrib,
3147 save->gs.limit, save->gs.base);
3148 pr_err("gdtr: s: %04x a: %04x l: %08x b: %016llx\n",
3149 save->gdtr.selector, save->gdtr.attrib,
3150 save->gdtr.limit, save->gdtr.base);
3151 pr_err("ldtr: s: %04x a: %04x l: %08x b: %016llx\n",
3152 save->ldtr.selector, save->ldtr.attrib,
3153 save->ldtr.limit, save->ldtr.base);
3154 pr_err("idtr: s: %04x a: %04x l: %08x b: %016llx\n",
3155 save->idtr.selector, save->idtr.attrib,
3156 save->idtr.limit, save->idtr.base);
3157 pr_err("tr: s: %04x a: %04x l: %08x b: %016llx\n",
3158 save->tr.selector, save->tr.attrib,
3159 save->tr.limit, save->tr.base);
3160 pr_err("cpl: %d efer: %016llx\n",
3161 save->cpl, save->efer);
3162 pr_err("cr0: %016llx cr2: %016llx\n",
3163 save->cr0, save->cr2);
3164 pr_err("cr3: %016llx cr4: %016llx\n",
3165 save->cr3, save->cr4);
3166 pr_err("dr6: %016llx dr7: %016llx\n",
3167 save->dr6, save->dr7);
3168 pr_err("rip: %016llx rflags: %016llx\n",
3169 save->rip, save->rflags);
3170 pr_err("rsp: %016llx rax: %016llx\n",
3171 save->rsp, save->rax);
3172 pr_err("star: %016llx lstar: %016llx\n",
3173 save->star, save->lstar);
3174 pr_err("cstar: %016llx sfmask: %016llx\n",
3175 save->cstar, save->sfmask);
3176 pr_err("kernel_gs_base: %016llx sysenter_cs: %016llx\n",
3177 save->kernel_gs_base, save->sysenter_cs);
3178 pr_err("sysenter_esp: %016llx sysenter_eip: %016llx\n",
3179 save->sysenter_esp, save->sysenter_eip);
3180 pr_err("gpat: %016llx dbgctl: %016llx\n",
3181 save->g_pat, save->dbgctl);
3182 pr_err("br_from: %016llx br_to: %016llx\n",
3183 save->br_from, save->br_to);
3184 pr_err("excp_from: %016llx excp_to: %016llx\n",
3185 save->last_excp_from, save->last_excp_to);
3186
3187}
3188
586f9607
AK
3189static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
3190{
3191 struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;
3192
3193 *info1 = control->exit_info_1;
3194 *info2 = control->exit_info_2;
3195}
3196
851ba692 3197static int handle_exit(struct kvm_vcpu *vcpu)
6aa8b732 3198{
04d2cc77 3199 struct vcpu_svm *svm = to_svm(vcpu);
851ba692 3200 struct kvm_run *kvm_run = vcpu->run;
a2fa3e9f 3201 u32 exit_code = svm->vmcb->control.exit_code;
6aa8b732 3202
aa17911e 3203 trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);
af9ca2d7 3204
4ee546b4 3205 if (!is_cr_intercept(svm, INTERCEPT_CR0_WRITE))
2be4fc7a
JR
3206 vcpu->arch.cr0 = svm->vmcb->save.cr0;
3207 if (npt_enabled)
3208 vcpu->arch.cr3 = svm->vmcb->save.cr3;
af9ca2d7 3209
cd3ff653
JR
3210 if (unlikely(svm->nested.exit_required)) {
3211 nested_svm_vmexit(svm);
3212 svm->nested.exit_required = false;
3213
3214 return 1;
3215 }
3216
2030753d 3217 if (is_guest_mode(vcpu)) {
410e4d57
JR
3218 int vmexit;
3219
d8cabddf
JR
3220 trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
3221 svm->vmcb->control.exit_info_1,
3222 svm->vmcb->control.exit_info_2,
3223 svm->vmcb->control.exit_int_info,
3224 svm->vmcb->control.exit_int_info_err);
3225
410e4d57
JR
3226 vmexit = nested_svm_exit_special(svm);
3227
3228 if (vmexit == NESTED_EXIT_CONTINUE)
3229 vmexit = nested_svm_exit_handled(svm);
3230
3231 if (vmexit == NESTED_EXIT_DONE)
cf74a78b 3232 return 1;
cf74a78b
AG
3233 }
3234
a5c3832d
JR
3235 svm_complete_interrupts(svm);
3236
04d2cc77
AK
3237 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
3238 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
3239 kvm_run->fail_entry.hardware_entry_failure_reason
3240 = svm->vmcb->control.exit_code;
3f10c846
JR
3241 pr_err("KVM: FAILED VMRUN WITH VMCB:\n");
3242 dump_vmcb(vcpu);
04d2cc77
AK
3243 return 0;
3244 }
3245
a2fa3e9f 3246 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
709ddebf 3247 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
55c5e464
JR
3248 exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
3249 exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
6aa8b732
AK
3250 printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
3251 "exit_code 0x%x\n",
b8688d51 3252 __func__, svm->vmcb->control.exit_int_info,
6aa8b732
AK
3253 exit_code);
3254
9d8f549d 3255 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
56919c5c 3256 || !svm_exit_handlers[exit_code]) {
6aa8b732 3257 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
364b625b 3258 kvm_run->hw.hardware_exit_reason = exit_code;
6aa8b732
AK
3259 return 0;
3260 }
3261
851ba692 3262 return svm_exit_handlers[exit_code](svm);
6aa8b732
AK
3263}
3264
3265static void reload_tss(struct kvm_vcpu *vcpu)
3266{
3267 int cpu = raw_smp_processor_id();
3268
0fe1e009
TH
3269 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
3270 sd->tss_desc->type = 9; /* available 32/64-bit TSS */
6aa8b732
AK
3271 load_TR_desc();
3272}
3273
e756fc62 3274static void pre_svm_run(struct vcpu_svm *svm)
6aa8b732
AK
3275{
3276 int cpu = raw_smp_processor_id();
3277
0fe1e009 3278 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
6aa8b732 3279
4b656b12 3280 /* FIXME: handle wraparound of asid_generation */
0fe1e009
TH
3281 if (svm->asid_generation != sd->asid_generation)
3282 new_asid(svm, sd);
6aa8b732
AK
3283}
3284
95ba8273
GN
3285static void svm_inject_nmi(struct kvm_vcpu *vcpu)
3286{
3287 struct vcpu_svm *svm = to_svm(vcpu);
3288
3289 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
3290 vcpu->arch.hflags |= HF_NMI_MASK;
8a05a1b8 3291 set_intercept(svm, INTERCEPT_IRET);
95ba8273
GN
3292 ++vcpu->stat.nmi_injections;
3293}
6aa8b732 3294
85f455f7 3295static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
6aa8b732
AK
3296{
3297 struct vmcb_control_area *control;
3298
e756fc62 3299 control = &svm->vmcb->control;
85f455f7 3300 control->int_vector = irq;
6aa8b732
AK
3301 control->int_ctl &= ~V_INTR_PRIO_MASK;
3302 control->int_ctl |= V_IRQ_MASK |
3303 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
decdbf6a 3304 mark_dirty(svm->vmcb, VMCB_INTR);
6aa8b732
AK
3305}
3306
66fd3f7f 3307static void svm_set_irq(struct kvm_vcpu *vcpu)
2a8067f1
ED
3308{
3309 struct vcpu_svm *svm = to_svm(vcpu);
3310
2af9194d 3311 BUG_ON(!(gif_set(svm)));
cf74a78b 3312
9fb2d2b4
GN
3313 trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
3314 ++vcpu->stat.irq_injections;
3315
219b65dc
AG
3316 svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
3317 SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
2a8067f1
ED
3318}
3319
95ba8273 3320static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
aaacfc9a
JR
3321{
3322 struct vcpu_svm *svm = to_svm(vcpu);
aaacfc9a 3323
2030753d 3324 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3325 return;
3326
95ba8273 3327 if (irr == -1)
aaacfc9a
JR
3328 return;
3329
95ba8273 3330 if (tpr >= irr)
4ee546b4 3331 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
95ba8273 3332}
aaacfc9a 3333
95ba8273
GN
3334static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
3335{
3336 struct vcpu_svm *svm = to_svm(vcpu);
3337 struct vmcb *vmcb = svm->vmcb;
924584cc
JR
3338 int ret;
3339 ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
3340 !(svm->vcpu.arch.hflags & HF_NMI_MASK);
3341 ret = ret && gif_set(svm) && nested_svm_nmi(svm);
3342
3343 return ret;
aaacfc9a
JR
3344}
3345
3cfc3092
JK
3346static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
3347{
3348 struct vcpu_svm *svm = to_svm(vcpu);
3349
3350 return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
3351}
3352
3353static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
3354{
3355 struct vcpu_svm *svm = to_svm(vcpu);
3356
3357 if (masked) {
3358 svm->vcpu.arch.hflags |= HF_NMI_MASK;
8a05a1b8 3359 set_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
3360 } else {
3361 svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
8a05a1b8 3362 clr_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
3363 }
3364}
3365
78646121
GN
3366static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
3367{
3368 struct vcpu_svm *svm = to_svm(vcpu);
3369 struct vmcb *vmcb = svm->vmcb;
7fcdb510
JR
3370 int ret;
3371
3372 if (!gif_set(svm) ||
3373 (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
3374 return 0;
3375
3376 ret = !!(vmcb->save.rflags & X86_EFLAGS_IF);
3377
2030753d 3378 if (is_guest_mode(vcpu))
7fcdb510
JR
3379 return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
3380
3381 return ret;
78646121
GN
3382}
3383
9222be18 3384static void enable_irq_window(struct kvm_vcpu *vcpu)
6aa8b732 3385{
219b65dc 3386 struct vcpu_svm *svm = to_svm(vcpu);
219b65dc 3387
e0231715
JR
3388 /*
3389 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
3390 * 1, because that's a separate STGI/VMRUN intercept. The next time we
3391 * get that intercept, this function will be called again though and
3392 * we'll get the vintr intercept.
3393 */
8fe54654 3394 if (gif_set(svm) && nested_svm_intr(svm)) {
219b65dc
AG
3395 svm_set_vintr(svm);
3396 svm_inject_irq(svm, 0x0);
3397 }
85f455f7
ED
3398}
3399
95ba8273 3400static void enable_nmi_window(struct kvm_vcpu *vcpu)
c1150d8c 3401{
04d2cc77 3402 struct vcpu_svm *svm = to_svm(vcpu);
c1150d8c 3403
44c11430
GN
3404 if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
3405 == HF_NMI_MASK)
3406 return; /* IRET will cause a vm exit */
3407
e0231715
JR
3408 /*
3409 * Something prevents NMI from been injected. Single step over possible
3410 * problem (IRET or exception injection or interrupt shadow)
3411 */
6be7d306 3412 svm->nmi_singlestep = true;
44c11430
GN
3413 svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3414 update_db_intercept(vcpu);
c1150d8c
DL
3415}
3416
cbc94022
IE
3417static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
3418{
3419 return 0;
3420}
3421
d9e368d6
AK
3422static void svm_flush_tlb(struct kvm_vcpu *vcpu)
3423{
38e5e92f
JR
3424 struct vcpu_svm *svm = to_svm(vcpu);
3425
3426 if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
3427 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
3428 else
3429 svm->asid_generation--;
d9e368d6
AK
3430}
3431
04d2cc77
AK
3432static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
3433{
3434}
3435
d7bf8221
JR
3436static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
3437{
3438 struct vcpu_svm *svm = to_svm(vcpu);
3439
2030753d 3440 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3441 return;
3442
4ee546b4 3443 if (!is_cr_intercept(svm, INTERCEPT_CR8_WRITE)) {
d7bf8221 3444 int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
615d5193 3445 kvm_set_cr8(vcpu, cr8);
d7bf8221
JR
3446 }
3447}
3448
649d6864
JR
3449static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
3450{
3451 struct vcpu_svm *svm = to_svm(vcpu);
3452 u64 cr8;
3453
2030753d 3454 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3455 return;
3456
649d6864
JR
3457 cr8 = kvm_get_cr8(vcpu);
3458 svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
3459 svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
3460}
3461
9222be18
GN
3462static void svm_complete_interrupts(struct vcpu_svm *svm)
3463{
3464 u8 vector;
3465 int type;
3466 u32 exitintinfo = svm->vmcb->control.exit_int_info;
66b7138f
JK
3467 unsigned int3_injected = svm->int3_injected;
3468
3469 svm->int3_injected = 0;
9222be18 3470
3842d135 3471 if (svm->vcpu.arch.hflags & HF_IRET_MASK) {
44c11430 3472 svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3842d135
AK
3473 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3474 }
44c11430 3475
9222be18
GN
3476 svm->vcpu.arch.nmi_injected = false;
3477 kvm_clear_exception_queue(&svm->vcpu);
3478 kvm_clear_interrupt_queue(&svm->vcpu);
3479
3480 if (!(exitintinfo & SVM_EXITINTINFO_VALID))
3481 return;
3482
3842d135
AK
3483 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3484
9222be18
GN
3485 vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
3486 type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
3487
3488 switch (type) {
3489 case SVM_EXITINTINFO_TYPE_NMI:
3490 svm->vcpu.arch.nmi_injected = true;
3491 break;
3492 case SVM_EXITINTINFO_TYPE_EXEPT:
66b7138f
JK
3493 /*
3494 * In case of software exceptions, do not reinject the vector,
3495 * but re-execute the instruction instead. Rewind RIP first
3496 * if we emulated INT3 before.
3497 */
3498 if (kvm_exception_is_soft(vector)) {
3499 if (vector == BP_VECTOR && int3_injected &&
3500 kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
3501 kvm_rip_write(&svm->vcpu,
3502 kvm_rip_read(&svm->vcpu) -
3503 int3_injected);
9222be18 3504 break;
66b7138f 3505 }
9222be18
GN
3506 if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
3507 u32 err = svm->vmcb->control.exit_int_info_err;
ce7ddec4 3508 kvm_requeue_exception_e(&svm->vcpu, vector, err);
9222be18
GN
3509
3510 } else
ce7ddec4 3511 kvm_requeue_exception(&svm->vcpu, vector);
9222be18
GN
3512 break;
3513 case SVM_EXITINTINFO_TYPE_INTR:
66fd3f7f 3514 kvm_queue_interrupt(&svm->vcpu, vector, false);
9222be18
GN
3515 break;
3516 default:
3517 break;
3518 }
3519}
3520
b463a6f7
AK
3521static void svm_cancel_injection(struct kvm_vcpu *vcpu)
3522{
3523 struct vcpu_svm *svm = to_svm(vcpu);
3524 struct vmcb_control_area *control = &svm->vmcb->control;
3525
3526 control->exit_int_info = control->event_inj;
3527 control->exit_int_info_err = control->event_inj_err;
3528 control->event_inj = 0;
3529 svm_complete_interrupts(svm);
3530}
3531
80e31d4f
AK
3532#ifdef CONFIG_X86_64
3533#define R "r"
3534#else
3535#define R "e"
3536#endif
3537
851ba692 3538static void svm_vcpu_run(struct kvm_vcpu *vcpu)
6aa8b732 3539{
a2fa3e9f 3540 struct vcpu_svm *svm = to_svm(vcpu);
d9e368d6 3541
2041a06a
JR
3542 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
3543 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
3544 svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
3545
cd3ff653
JR
3546 /*
3547 * A vmexit emulation is required before the vcpu can be executed
3548 * again.
3549 */
3550 if (unlikely(svm->nested.exit_required))
3551 return;
3552
e756fc62 3553 pre_svm_run(svm);
6aa8b732 3554
649d6864
JR
3555 sync_lapic_to_cr8(vcpu);
3556
cda0ffdd 3557 svm->vmcb->save.cr2 = vcpu->arch.cr2;
6aa8b732 3558
04d2cc77
AK
3559 clgi();
3560
3561 local_irq_enable();
36241b8c 3562
6aa8b732 3563 asm volatile (
80e31d4f
AK
3564 "push %%"R"bp; \n\t"
3565 "mov %c[rbx](%[svm]), %%"R"bx \n\t"
3566 "mov %c[rcx](%[svm]), %%"R"cx \n\t"
3567 "mov %c[rdx](%[svm]), %%"R"dx \n\t"
3568 "mov %c[rsi](%[svm]), %%"R"si \n\t"
3569 "mov %c[rdi](%[svm]), %%"R"di \n\t"
3570 "mov %c[rbp](%[svm]), %%"R"bp \n\t"
05b3e0c2 3571#ifdef CONFIG_X86_64
fb3f0f51
RR
3572 "mov %c[r8](%[svm]), %%r8 \n\t"
3573 "mov %c[r9](%[svm]), %%r9 \n\t"
3574 "mov %c[r10](%[svm]), %%r10 \n\t"
3575 "mov %c[r11](%[svm]), %%r11 \n\t"
3576 "mov %c[r12](%[svm]), %%r12 \n\t"
3577 "mov %c[r13](%[svm]), %%r13 \n\t"
3578 "mov %c[r14](%[svm]), %%r14 \n\t"
3579 "mov %c[r15](%[svm]), %%r15 \n\t"
6aa8b732
AK
3580#endif
3581
6aa8b732 3582 /* Enter guest mode */
80e31d4f
AK
3583 "push %%"R"ax \n\t"
3584 "mov %c[vmcb](%[svm]), %%"R"ax \n\t"
4ecac3fd
AK
3585 __ex(SVM_VMLOAD) "\n\t"
3586 __ex(SVM_VMRUN) "\n\t"
3587 __ex(SVM_VMSAVE) "\n\t"
80e31d4f 3588 "pop %%"R"ax \n\t"
6aa8b732
AK
3589
3590 /* Save guest registers, load host registers */
80e31d4f
AK
3591 "mov %%"R"bx, %c[rbx](%[svm]) \n\t"
3592 "mov %%"R"cx, %c[rcx](%[svm]) \n\t"
3593 "mov %%"R"dx, %c[rdx](%[svm]) \n\t"
3594 "mov %%"R"si, %c[rsi](%[svm]) \n\t"
3595 "mov %%"R"di, %c[rdi](%[svm]) \n\t"
3596 "mov %%"R"bp, %c[rbp](%[svm]) \n\t"
05b3e0c2 3597#ifdef CONFIG_X86_64
fb3f0f51
RR
3598 "mov %%r8, %c[r8](%[svm]) \n\t"
3599 "mov %%r9, %c[r9](%[svm]) \n\t"
3600 "mov %%r10, %c[r10](%[svm]) \n\t"
3601 "mov %%r11, %c[r11](%[svm]) \n\t"
3602 "mov %%r12, %c[r12](%[svm]) \n\t"
3603 "mov %%r13, %c[r13](%[svm]) \n\t"
3604 "mov %%r14, %c[r14](%[svm]) \n\t"
3605 "mov %%r15, %c[r15](%[svm]) \n\t"
6aa8b732 3606#endif
80e31d4f 3607 "pop %%"R"bp"
6aa8b732 3608 :
fb3f0f51 3609 : [svm]"a"(svm),
6aa8b732 3610 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
ad312c7c
ZX
3611 [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
3612 [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
3613 [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
3614 [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
3615 [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
3616 [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
05b3e0c2 3617#ifdef CONFIG_X86_64
ad312c7c
ZX
3618 , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
3619 [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
3620 [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
3621 [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
3622 [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
3623 [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
3624 [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
3625 [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
6aa8b732 3626#endif
54a08c04 3627 : "cc", "memory"
80e31d4f 3628 , R"bx", R"cx", R"dx", R"si", R"di"
54a08c04 3629#ifdef CONFIG_X86_64
54a08c04
LV
3630 , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
3631#endif
3632 );
6aa8b732 3633
82ca2d10
AK
3634#ifdef CONFIG_X86_64
3635 wrmsrl(MSR_GS_BASE, svm->host.gs_base);
3636#else
dacccfdd 3637 loadsegment(fs, svm->host.fs);
9581d442 3638#endif
6aa8b732
AK
3639
3640 reload_tss(vcpu);
3641
56ba47dd
AK
3642 local_irq_disable();
3643
3644 stgi();
3645
13c34e07
AK
3646 vcpu->arch.cr2 = svm->vmcb->save.cr2;
3647 vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
3648 vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
3649 vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
3650
d7bf8221
JR
3651 sync_cr8_to_lapic(vcpu);
3652
a2fa3e9f 3653 svm->next_rip = 0;
9222be18 3654
38e5e92f
JR
3655 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3656
631bc487
GN
3657 /* if exit due to PF check for async PF */
3658 if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3659 svm->apf_reason = kvm_read_and_reset_pf_reason();
3660
6de4f3ad
AK
3661 if (npt_enabled) {
3662 vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
3663 vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
3664 }
fe5913e4
JR
3665
3666 /*
3667 * We need to handle MC intercepts here before the vcpu has a chance to
3668 * change the physical cpu
3669 */
3670 if (unlikely(svm->vmcb->control.exit_code ==
3671 SVM_EXIT_EXCP_BASE + MC_VECTOR))
3672 svm_handle_mce(svm);
8d28fec4
RJ
3673
3674 mark_all_clean(svm->vmcb);
6aa8b732
AK
3675}
3676
80e31d4f
AK
3677#undef R
3678
6aa8b732
AK
3679static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
3680{
a2fa3e9f
GH
3681 struct vcpu_svm *svm = to_svm(vcpu);
3682
3683 svm->vmcb->save.cr3 = root;
dcca1a65 3684 mark_dirty(svm->vmcb, VMCB_CR);
f40f6a45 3685 svm_flush_tlb(vcpu);
6aa8b732
AK
3686}
3687
1c97f0a0
JR
3688static void set_tdp_cr3(struct kvm_vcpu *vcpu, unsigned long root)
3689{
3690 struct vcpu_svm *svm = to_svm(vcpu);
3691
3692 svm->vmcb->control.nested_cr3 = root;
b2747166 3693 mark_dirty(svm->vmcb, VMCB_NPT);
1c97f0a0
JR
3694
3695 /* Also sync guest cr3 here in case we live migrate */
3696 svm->vmcb->save.cr3 = vcpu->arch.cr3;
dcca1a65 3697 mark_dirty(svm->vmcb, VMCB_CR);
1c97f0a0 3698
f40f6a45 3699 svm_flush_tlb(vcpu);
1c97f0a0
JR
3700}
3701
6aa8b732
AK
3702static int is_disabled(void)
3703{
6031a61c
JR
3704 u64 vm_cr;
3705
3706 rdmsrl(MSR_VM_CR, vm_cr);
3707 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
3708 return 1;
3709
6aa8b732
AK
3710 return 0;
3711}
3712
102d8325
IM
3713static void
3714svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
3715{
3716 /*
3717 * Patch in the VMMCALL instruction:
3718 */
3719 hypercall[0] = 0x0f;
3720 hypercall[1] = 0x01;
3721 hypercall[2] = 0xd9;
102d8325
IM
3722}
3723
002c7f7c
YS
3724static void svm_check_processor_compat(void *rtn)
3725{
3726 *(int *)rtn = 0;
3727}
3728
774ead3a
AK
3729static bool svm_cpu_has_accelerated_tpr(void)
3730{
3731 return false;
3732}
3733
4b12f0de 3734static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
64d4d521
SY
3735{
3736 return 0;
3737}
3738
0e851880
SY
3739static void svm_cpuid_update(struct kvm_vcpu *vcpu)
3740{
3741}
3742
d4330ef2
JR
3743static void svm_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
3744{
c2c63a49 3745 switch (func) {
4c62a2dc
JR
3746 case 0x80000001:
3747 if (nested)
3748 entry->ecx |= (1 << 2); /* Set SVM bit */
3749 break;
c2c63a49
JR
3750 case 0x8000000A:
3751 entry->eax = 1; /* SVM revision 1 */
3752 entry->ebx = 8; /* Lets support 8 ASIDs in case we add proper
3753 ASID emulation to nested SVM */
3754 entry->ecx = 0; /* Reserved */
7a190667
JR
3755 entry->edx = 0; /* Per default do not support any
3756 additional features */
3757
3758 /* Support next_rip if host supports it */
2a6b20b8 3759 if (boot_cpu_has(X86_FEATURE_NRIPS))
7a190667 3760 entry->edx |= SVM_FEATURE_NRIP;
c2c63a49 3761
3d4aeaad
JR
3762 /* Support NPT for the guest if enabled */
3763 if (npt_enabled)
3764 entry->edx |= SVM_FEATURE_NPT;
3765
c2c63a49
JR
3766 break;
3767 }
d4330ef2
JR
3768}
3769
229456fc 3770static const struct trace_print_flags svm_exit_reasons_str[] = {
e0231715
JR
3771 { SVM_EXIT_READ_CR0, "read_cr0" },
3772 { SVM_EXIT_READ_CR3, "read_cr3" },
3773 { SVM_EXIT_READ_CR4, "read_cr4" },
3774 { SVM_EXIT_READ_CR8, "read_cr8" },
3775 { SVM_EXIT_WRITE_CR0, "write_cr0" },
3776 { SVM_EXIT_WRITE_CR3, "write_cr3" },
3777 { SVM_EXIT_WRITE_CR4, "write_cr4" },
3778 { SVM_EXIT_WRITE_CR8, "write_cr8" },
3779 { SVM_EXIT_READ_DR0, "read_dr0" },
3780 { SVM_EXIT_READ_DR1, "read_dr1" },
3781 { SVM_EXIT_READ_DR2, "read_dr2" },
3782 { SVM_EXIT_READ_DR3, "read_dr3" },
3783 { SVM_EXIT_WRITE_DR0, "write_dr0" },
3784 { SVM_EXIT_WRITE_DR1, "write_dr1" },
3785 { SVM_EXIT_WRITE_DR2, "write_dr2" },
3786 { SVM_EXIT_WRITE_DR3, "write_dr3" },
3787 { SVM_EXIT_WRITE_DR5, "write_dr5" },
3788 { SVM_EXIT_WRITE_DR7, "write_dr7" },
229456fc
MT
3789 { SVM_EXIT_EXCP_BASE + DB_VECTOR, "DB excp" },
3790 { SVM_EXIT_EXCP_BASE + BP_VECTOR, "BP excp" },
3791 { SVM_EXIT_EXCP_BASE + UD_VECTOR, "UD excp" },
3792 { SVM_EXIT_EXCP_BASE + PF_VECTOR, "PF excp" },
3793 { SVM_EXIT_EXCP_BASE + NM_VECTOR, "NM excp" },
3794 { SVM_EXIT_EXCP_BASE + MC_VECTOR, "MC excp" },
3795 { SVM_EXIT_INTR, "interrupt" },
3796 { SVM_EXIT_NMI, "nmi" },
3797 { SVM_EXIT_SMI, "smi" },
3798 { SVM_EXIT_INIT, "init" },
3799 { SVM_EXIT_VINTR, "vintr" },
3800 { SVM_EXIT_CPUID, "cpuid" },
3801 { SVM_EXIT_INVD, "invd" },
3802 { SVM_EXIT_HLT, "hlt" },
3803 { SVM_EXIT_INVLPG, "invlpg" },
3804 { SVM_EXIT_INVLPGA, "invlpga" },
3805 { SVM_EXIT_IOIO, "io" },
3806 { SVM_EXIT_MSR, "msr" },
3807 { SVM_EXIT_TASK_SWITCH, "task_switch" },
3808 { SVM_EXIT_SHUTDOWN, "shutdown" },
3809 { SVM_EXIT_VMRUN, "vmrun" },
3810 { SVM_EXIT_VMMCALL, "hypercall" },
3811 { SVM_EXIT_VMLOAD, "vmload" },
3812 { SVM_EXIT_VMSAVE, "vmsave" },
3813 { SVM_EXIT_STGI, "stgi" },
3814 { SVM_EXIT_CLGI, "clgi" },
3815 { SVM_EXIT_SKINIT, "skinit" },
3816 { SVM_EXIT_WBINVD, "wbinvd" },
3817 { SVM_EXIT_MONITOR, "monitor" },
3818 { SVM_EXIT_MWAIT, "mwait" },
81dd35d4 3819 { SVM_EXIT_XSETBV, "xsetbv" },
229456fc
MT
3820 { SVM_EXIT_NPF, "npf" },
3821 { -1, NULL }
3822};
3823
17cc3935 3824static int svm_get_lpage_level(void)
344f414f 3825{
17cc3935 3826 return PT_PDPE_LEVEL;
344f414f
JR
3827}
3828
4e47c7a6
SY
3829static bool svm_rdtscp_supported(void)
3830{
3831 return false;
3832}
3833
f5f48ee1
SY
3834static bool svm_has_wbinvd_exit(void)
3835{
3836 return true;
3837}
3838
02daab21
AK
3839static void svm_fpu_deactivate(struct kvm_vcpu *vcpu)
3840{
3841 struct vcpu_svm *svm = to_svm(vcpu);
3842
18c918c5 3843 set_exception_intercept(svm, NM_VECTOR);
66a562f7 3844 update_cr0_intercept(svm);
02daab21
AK
3845}
3846
cbdd1bea 3847static struct kvm_x86_ops svm_x86_ops = {
6aa8b732
AK
3848 .cpu_has_kvm_support = has_svm,
3849 .disabled_by_bios = is_disabled,
3850 .hardware_setup = svm_hardware_setup,
3851 .hardware_unsetup = svm_hardware_unsetup,
002c7f7c 3852 .check_processor_compatibility = svm_check_processor_compat,
6aa8b732
AK
3853 .hardware_enable = svm_hardware_enable,
3854 .hardware_disable = svm_hardware_disable,
774ead3a 3855 .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
6aa8b732
AK
3856
3857 .vcpu_create = svm_create_vcpu,
3858 .vcpu_free = svm_free_vcpu,
04d2cc77 3859 .vcpu_reset = svm_vcpu_reset,
6aa8b732 3860
04d2cc77 3861 .prepare_guest_switch = svm_prepare_guest_switch,
6aa8b732
AK
3862 .vcpu_load = svm_vcpu_load,
3863 .vcpu_put = svm_vcpu_put,
3864
3865 .set_guest_debug = svm_guest_debug,
3866 .get_msr = svm_get_msr,
3867 .set_msr = svm_set_msr,
3868 .get_segment_base = svm_get_segment_base,
3869 .get_segment = svm_get_segment,
3870 .set_segment = svm_set_segment,
2e4d2653 3871 .get_cpl = svm_get_cpl,
1747fb71 3872 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
e8467fda 3873 .decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
25c4c276 3874 .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
6aa8b732 3875 .set_cr0 = svm_set_cr0,
6aa8b732
AK
3876 .set_cr3 = svm_set_cr3,
3877 .set_cr4 = svm_set_cr4,
3878 .set_efer = svm_set_efer,
3879 .get_idt = svm_get_idt,
3880 .set_idt = svm_set_idt,
3881 .get_gdt = svm_get_gdt,
3882 .set_gdt = svm_set_gdt,
020df079 3883 .set_dr7 = svm_set_dr7,
6de4f3ad 3884 .cache_reg = svm_cache_reg,
6aa8b732
AK
3885 .get_rflags = svm_get_rflags,
3886 .set_rflags = svm_set_rflags,
6b52d186 3887 .fpu_activate = svm_fpu_activate,
02daab21 3888 .fpu_deactivate = svm_fpu_deactivate,
6aa8b732 3889
6aa8b732 3890 .tlb_flush = svm_flush_tlb,
6aa8b732 3891
6aa8b732 3892 .run = svm_vcpu_run,
04d2cc77 3893 .handle_exit = handle_exit,
6aa8b732 3894 .skip_emulated_instruction = skip_emulated_instruction,
2809f5d2
GC
3895 .set_interrupt_shadow = svm_set_interrupt_shadow,
3896 .get_interrupt_shadow = svm_get_interrupt_shadow,
102d8325 3897 .patch_hypercall = svm_patch_hypercall,
2a8067f1 3898 .set_irq = svm_set_irq,
95ba8273 3899 .set_nmi = svm_inject_nmi,
298101da 3900 .queue_exception = svm_queue_exception,
b463a6f7 3901 .cancel_injection = svm_cancel_injection,
78646121 3902 .interrupt_allowed = svm_interrupt_allowed,
95ba8273 3903 .nmi_allowed = svm_nmi_allowed,
3cfc3092
JK
3904 .get_nmi_mask = svm_get_nmi_mask,
3905 .set_nmi_mask = svm_set_nmi_mask,
95ba8273
GN
3906 .enable_nmi_window = enable_nmi_window,
3907 .enable_irq_window = enable_irq_window,
3908 .update_cr8_intercept = update_cr8_intercept,
cbc94022
IE
3909
3910 .set_tss_addr = svm_set_tss_addr,
67253af5 3911 .get_tdp_level = get_npt_level,
4b12f0de 3912 .get_mt_mask = svm_get_mt_mask,
229456fc 3913
586f9607 3914 .get_exit_info = svm_get_exit_info,
229456fc 3915 .exit_reasons_str = svm_exit_reasons_str,
586f9607 3916
17cc3935 3917 .get_lpage_level = svm_get_lpage_level,
0e851880
SY
3918
3919 .cpuid_update = svm_cpuid_update,
4e47c7a6
SY
3920
3921 .rdtscp_supported = svm_rdtscp_supported,
d4330ef2
JR
3922
3923 .set_supported_cpuid = svm_set_supported_cpuid,
f5f48ee1
SY
3924
3925 .has_wbinvd_exit = svm_has_wbinvd_exit,
99e3e30a
ZA
3926
3927 .write_tsc_offset = svm_write_tsc_offset,
e48672fa 3928 .adjust_tsc_offset = svm_adjust_tsc_offset,
1c97f0a0
JR
3929
3930 .set_tdp_cr3 = set_tdp_cr3,
6aa8b732
AK
3931};
3932
3933static int __init svm_init(void)
3934{
cb498ea2 3935 return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
0ee75bea 3936 __alignof__(struct vcpu_svm), THIS_MODULE);
6aa8b732
AK
3937}
3938
3939static void __exit svm_exit(void)
3940{
cb498ea2 3941 kvm_exit();
6aa8b732
AK
3942}
3943
3944module_init(svm_init)
3945module_exit(svm_exit)