]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kvm/svm.c
Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
9611c187 7 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
8 *
9 * Authors:
10 * Yaniv Kamay <yaniv@qumranet.com>
11 * Avi Kivity <avi@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
edf88417
AK
17#include <linux/kvm_host.h>
18
85f455f7 19#include "irq.h"
1d737c8a 20#include "mmu.h"
5fdbf976 21#include "kvm_cache_regs.h"
fe4c7b19 22#include "x86.h"
66f7b72e 23#include "cpuid.h"
e495606d 24
6aa8b732 25#include <linux/module.h>
ae759544 26#include <linux/mod_devicetable.h>
9d8f549d 27#include <linux/kernel.h>
6aa8b732
AK
28#include <linux/vmalloc.h>
29#include <linux/highmem.h>
e8edc6e0 30#include <linux/sched.h>
229456fc 31#include <linux/ftrace_event.h>
5a0e3ad6 32#include <linux/slab.h>
6aa8b732 33
1018faa6 34#include <asm/perf_event.h>
67ec6607 35#include <asm/tlbflush.h>
e495606d 36#include <asm/desc.h>
631bc487 37#include <asm/kvm_para.h>
6aa8b732 38
63d1142f 39#include <asm/virtext.h>
229456fc 40#include "trace.h"
63d1142f 41
4ecac3fd
AK
42#define __ex(x) __kvm_handle_fault_on_reboot(x)
43
6aa8b732
AK
44MODULE_AUTHOR("Qumranet");
45MODULE_LICENSE("GPL");
46
ae759544
JT
47static const struct x86_cpu_id svm_cpu_id[] = {
48 X86_FEATURE_MATCH(X86_FEATURE_SVM),
49 {}
50};
51MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
52
6aa8b732
AK
53#define IOPM_ALLOC_ORDER 2
54#define MSRPM_ALLOC_ORDER 1
55
6aa8b732
AK
56#define SEG_TYPE_LDT 2
57#define SEG_TYPE_BUSY_TSS16 3
58
6bc31bdc
AP
59#define SVM_FEATURE_NPT (1 << 0)
60#define SVM_FEATURE_LBRV (1 << 1)
61#define SVM_FEATURE_SVML (1 << 2)
62#define SVM_FEATURE_NRIP (1 << 3)
ddce97aa
AP
63#define SVM_FEATURE_TSC_RATE (1 << 4)
64#define SVM_FEATURE_VMCB_CLEAN (1 << 5)
65#define SVM_FEATURE_FLUSH_ASID (1 << 6)
66#define SVM_FEATURE_DECODE_ASSIST (1 << 7)
6bc31bdc 67#define SVM_FEATURE_PAUSE_FILTER (1 << 10)
80b7706e 68
410e4d57
JR
69#define NESTED_EXIT_HOST 0 /* Exit handled on host level */
70#define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
71#define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
72
24e09cbf
JR
73#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
74
fbc0db76 75#define TSC_RATIO_RSVD 0xffffff0000000000ULL
92a1f12d
JR
76#define TSC_RATIO_MIN 0x0000000000000001ULL
77#define TSC_RATIO_MAX 0x000000ffffffffffULL
fbc0db76 78
67ec6607
JR
79static bool erratum_383_found __read_mostly;
80
6c8166a7
AK
81static const u32 host_save_user_msrs[] = {
82#ifdef CONFIG_X86_64
83 MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
84 MSR_FS_BASE,
85#endif
86 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
87};
88
89#define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
90
91struct kvm_vcpu;
92
e6aa9abd
JR
93struct nested_state {
94 struct vmcb *hsave;
95 u64 hsave_msr;
4a810181 96 u64 vm_cr_msr;
e6aa9abd
JR
97 u64 vmcb;
98
99 /* These are the merged vectors */
100 u32 *msrpm;
101
102 /* gpa pointers to the real vectors */
103 u64 vmcb_msrpm;
ce2ac085 104 u64 vmcb_iopm;
aad42c64 105
cd3ff653
JR
106 /* A VMEXIT is required but not yet emulated */
107 bool exit_required;
108
aad42c64 109 /* cache for intercepts of the guest */
4ee546b4 110 u32 intercept_cr;
3aed041a 111 u32 intercept_dr;
aad42c64
JR
112 u32 intercept_exceptions;
113 u64 intercept;
114
5bd2edc3
JR
115 /* Nested Paging related state */
116 u64 nested_cr3;
e6aa9abd
JR
117};
118
323c3d80
JR
119#define MSRPM_OFFSETS 16
120static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
121
2b036c6b
BO
122/*
123 * Set osvw_len to higher value when updated Revision Guides
124 * are published and we know what the new status bits are
125 */
126static uint64_t osvw_len = 4, osvw_status;
127
6c8166a7
AK
128struct vcpu_svm {
129 struct kvm_vcpu vcpu;
130 struct vmcb *vmcb;
131 unsigned long vmcb_pa;
132 struct svm_cpu_data *svm_data;
133 uint64_t asid_generation;
134 uint64_t sysenter_esp;
135 uint64_t sysenter_eip;
136
137 u64 next_rip;
138
139 u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
afe9e66f 140 struct {
dacccfdd
AK
141 u16 fs;
142 u16 gs;
143 u16 ldt;
afe9e66f
AK
144 u64 gs_base;
145 } host;
6c8166a7
AK
146
147 u32 *msrpm;
6c8166a7 148
bd3d1ec3
AK
149 ulong nmi_iret_rip;
150
e6aa9abd 151 struct nested_state nested;
6be7d306
JK
152
153 bool nmi_singlestep;
66b7138f
JK
154
155 unsigned int3_injected;
156 unsigned long int3_rip;
631bc487 157 u32 apf_reason;
fbc0db76
JR
158
159 u64 tsc_ratio;
6c8166a7
AK
160};
161
fbc0db76
JR
162static DEFINE_PER_CPU(u64, current_tsc_ratio);
163#define TSC_RATIO_DEFAULT 0x0100000000ULL
164
455716fa
JR
165#define MSR_INVALID 0xffffffffU
166
09941fbb 167static const struct svm_direct_access_msrs {
ac72a9b7
JR
168 u32 index; /* Index of the MSR */
169 bool always; /* True if intercept is always on */
170} direct_access_msrs[] = {
8c06585d 171 { .index = MSR_STAR, .always = true },
ac72a9b7
JR
172 { .index = MSR_IA32_SYSENTER_CS, .always = true },
173#ifdef CONFIG_X86_64
174 { .index = MSR_GS_BASE, .always = true },
175 { .index = MSR_FS_BASE, .always = true },
176 { .index = MSR_KERNEL_GS_BASE, .always = true },
177 { .index = MSR_LSTAR, .always = true },
178 { .index = MSR_CSTAR, .always = true },
179 { .index = MSR_SYSCALL_MASK, .always = true },
180#endif
181 { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
182 { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
183 { .index = MSR_IA32_LASTINTFROMIP, .always = false },
184 { .index = MSR_IA32_LASTINTTOIP, .always = false },
185 { .index = MSR_INVALID, .always = false },
6c8166a7
AK
186};
187
709ddebf
JR
188/* enable NPT for AMD64 and X86 with PAE */
189#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
190static bool npt_enabled = true;
191#else
e0231715 192static bool npt_enabled;
709ddebf 193#endif
6c7dac72 194
e2358851
DB
195/* allow nested paging (virtualized MMU) for all guests */
196static int npt = true;
6c7dac72 197module_param(npt, int, S_IRUGO);
e3da3acd 198
e2358851
DB
199/* allow nested virtualization in KVM/SVM */
200static int nested = true;
236de055
AG
201module_param(nested, int, S_IRUGO);
202
44874f84 203static void svm_flush_tlb(struct kvm_vcpu *vcpu);
a5c3832d 204static void svm_complete_interrupts(struct vcpu_svm *svm);
04d2cc77 205
410e4d57 206static int nested_svm_exit_handled(struct vcpu_svm *svm);
b8e88bc8 207static int nested_svm_intercept(struct vcpu_svm *svm);
cf74a78b 208static int nested_svm_vmexit(struct vcpu_svm *svm);
cf74a78b
AG
209static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
210 bool has_error_code, u32 error_code);
92a1f12d 211static u64 __scale_tsc(u64 ratio, u64 tsc);
cf74a78b 212
8d28fec4 213enum {
116a0a23
JR
214 VMCB_INTERCEPTS, /* Intercept vectors, TSC offset,
215 pause filter count */
f56838e4 216 VMCB_PERM_MAP, /* IOPM Base and MSRPM Base */
d48086d1 217 VMCB_ASID, /* ASID */
decdbf6a 218 VMCB_INTR, /* int_ctl, int_vector */
b2747166 219 VMCB_NPT, /* npt_en, nCR3, gPAT */
dcca1a65 220 VMCB_CR, /* CR0, CR3, CR4, EFER */
72214b96 221 VMCB_DR, /* DR6, DR7 */
17a703cb 222 VMCB_DT, /* GDT, IDT */
060d0c9a 223 VMCB_SEG, /* CS, DS, SS, ES, CPL */
0574dec0 224 VMCB_CR2, /* CR2 only */
b53ba3f9 225 VMCB_LBR, /* DBGCTL, BR_FROM, BR_TO, LAST_EX_FROM, LAST_EX_TO */
8d28fec4
RJ
226 VMCB_DIRTY_MAX,
227};
228
0574dec0
JR
229/* TPR and CR2 are always written before VMRUN */
230#define VMCB_ALWAYS_DIRTY_MASK ((1U << VMCB_INTR) | (1U << VMCB_CR2))
8d28fec4
RJ
231
232static inline void mark_all_dirty(struct vmcb *vmcb)
233{
234 vmcb->control.clean = 0;
235}
236
237static inline void mark_all_clean(struct vmcb *vmcb)
238{
239 vmcb->control.clean = ((1 << VMCB_DIRTY_MAX) - 1)
240 & ~VMCB_ALWAYS_DIRTY_MASK;
241}
242
243static inline void mark_dirty(struct vmcb *vmcb, int bit)
244{
245 vmcb->control.clean &= ~(1 << bit);
246}
247
a2fa3e9f
GH
248static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
249{
fb3f0f51 250 return container_of(vcpu, struct vcpu_svm, vcpu);
a2fa3e9f
GH
251}
252
384c6368
JR
253static void recalc_intercepts(struct vcpu_svm *svm)
254{
255 struct vmcb_control_area *c, *h;
256 struct nested_state *g;
257
116a0a23
JR
258 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
259
384c6368
JR
260 if (!is_guest_mode(&svm->vcpu))
261 return;
262
263 c = &svm->vmcb->control;
264 h = &svm->nested.hsave->control;
265 g = &svm->nested;
266
4ee546b4 267 c->intercept_cr = h->intercept_cr | g->intercept_cr;
3aed041a 268 c->intercept_dr = h->intercept_dr | g->intercept_dr;
384c6368
JR
269 c->intercept_exceptions = h->intercept_exceptions | g->intercept_exceptions;
270 c->intercept = h->intercept | g->intercept;
271}
272
4ee546b4
RJ
273static inline struct vmcb *get_host_vmcb(struct vcpu_svm *svm)
274{
275 if (is_guest_mode(&svm->vcpu))
276 return svm->nested.hsave;
277 else
278 return svm->vmcb;
279}
280
281static inline void set_cr_intercept(struct vcpu_svm *svm, int bit)
282{
283 struct vmcb *vmcb = get_host_vmcb(svm);
284
285 vmcb->control.intercept_cr |= (1U << bit);
286
287 recalc_intercepts(svm);
288}
289
290static inline void clr_cr_intercept(struct vcpu_svm *svm, int bit)
291{
292 struct vmcb *vmcb = get_host_vmcb(svm);
293
294 vmcb->control.intercept_cr &= ~(1U << bit);
295
296 recalc_intercepts(svm);
297}
298
299static inline bool is_cr_intercept(struct vcpu_svm *svm, int bit)
300{
301 struct vmcb *vmcb = get_host_vmcb(svm);
302
303 return vmcb->control.intercept_cr & (1U << bit);
304}
305
3aed041a
JR
306static inline void set_dr_intercept(struct vcpu_svm *svm, int bit)
307{
308 struct vmcb *vmcb = get_host_vmcb(svm);
309
310 vmcb->control.intercept_dr |= (1U << bit);
311
312 recalc_intercepts(svm);
313}
314
315static inline void clr_dr_intercept(struct vcpu_svm *svm, int bit)
316{
317 struct vmcb *vmcb = get_host_vmcb(svm);
318
319 vmcb->control.intercept_dr &= ~(1U << bit);
320
321 recalc_intercepts(svm);
322}
323
18c918c5
JR
324static inline void set_exception_intercept(struct vcpu_svm *svm, int bit)
325{
326 struct vmcb *vmcb = get_host_vmcb(svm);
327
328 vmcb->control.intercept_exceptions |= (1U << bit);
329
330 recalc_intercepts(svm);
331}
332
333static inline void clr_exception_intercept(struct vcpu_svm *svm, int bit)
334{
335 struct vmcb *vmcb = get_host_vmcb(svm);
336
337 vmcb->control.intercept_exceptions &= ~(1U << bit);
338
339 recalc_intercepts(svm);
340}
341
8a05a1b8
JR
342static inline void set_intercept(struct vcpu_svm *svm, int bit)
343{
344 struct vmcb *vmcb = get_host_vmcb(svm);
345
346 vmcb->control.intercept |= (1ULL << bit);
347
348 recalc_intercepts(svm);
349}
350
351static inline void clr_intercept(struct vcpu_svm *svm, int bit)
352{
353 struct vmcb *vmcb = get_host_vmcb(svm);
354
355 vmcb->control.intercept &= ~(1ULL << bit);
356
357 recalc_intercepts(svm);
358}
359
2af9194d
JR
360static inline void enable_gif(struct vcpu_svm *svm)
361{
362 svm->vcpu.arch.hflags |= HF_GIF_MASK;
363}
364
365static inline void disable_gif(struct vcpu_svm *svm)
366{
367 svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
368}
369
370static inline bool gif_set(struct vcpu_svm *svm)
371{
372 return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
373}
374
4866d5e3 375static unsigned long iopm_base;
6aa8b732
AK
376
377struct kvm_ldttss_desc {
378 u16 limit0;
379 u16 base0;
e0231715
JR
380 unsigned base1:8, type:5, dpl:2, p:1;
381 unsigned limit1:4, zero0:3, g:1, base2:8;
6aa8b732
AK
382 u32 base3;
383 u32 zero1;
384} __attribute__((packed));
385
386struct svm_cpu_data {
387 int cpu;
388
5008fdf5
AK
389 u64 asid_generation;
390 u32 max_asid;
391 u32 next_asid;
6aa8b732
AK
392 struct kvm_ldttss_desc *tss_desc;
393
394 struct page *save_area;
395};
396
397static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
398
399struct svm_init_data {
400 int cpu;
401 int r;
402};
403
09941fbb 404static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
6aa8b732 405
9d8f549d 406#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
407#define MSRS_RANGE_SIZE 2048
408#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
409
455716fa
JR
410static u32 svm_msrpm_offset(u32 msr)
411{
412 u32 offset;
413 int i;
414
415 for (i = 0; i < NUM_MSR_MAPS; i++) {
416 if (msr < msrpm_ranges[i] ||
417 msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
418 continue;
419
420 offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
421 offset += (i * MSRS_RANGE_SIZE); /* add range offset */
422
423 /* Now we have the u8 offset - but need the u32 offset */
424 return offset / 4;
425 }
426
427 /* MSR not in any range */
428 return MSR_INVALID;
429}
430
6aa8b732
AK
431#define MAX_INST_SIZE 15
432
6aa8b732
AK
433static inline void clgi(void)
434{
4ecac3fd 435 asm volatile (__ex(SVM_CLGI));
6aa8b732
AK
436}
437
438static inline void stgi(void)
439{
4ecac3fd 440 asm volatile (__ex(SVM_STGI));
6aa8b732
AK
441}
442
443static inline void invlpga(unsigned long addr, u32 asid)
444{
e0231715 445 asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
6aa8b732
AK
446}
447
4b16184c
JR
448static int get_npt_level(void)
449{
450#ifdef CONFIG_X86_64
451 return PT64_ROOT_LEVEL;
452#else
453 return PT32E_ROOT_LEVEL;
454#endif
455}
456
6aa8b732
AK
457static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
458{
6dc696d4 459 vcpu->arch.efer = efer;
709ddebf 460 if (!npt_enabled && !(efer & EFER_LMA))
2b5203ee 461 efer &= ~EFER_LME;
6aa8b732 462
9962d032 463 to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
dcca1a65 464 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
6aa8b732
AK
465}
466
6aa8b732
AK
467static int is_external_interrupt(u32 info)
468{
469 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
470 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
471}
472
2809f5d2
GC
473static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
474{
475 struct vcpu_svm *svm = to_svm(vcpu);
476 u32 ret = 0;
477
478 if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
48005f64 479 ret |= KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
2809f5d2
GC
480 return ret & mask;
481}
482
483static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
484{
485 struct vcpu_svm *svm = to_svm(vcpu);
486
487 if (mask == 0)
488 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
489 else
490 svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
491
492}
493
6aa8b732
AK
494static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
495{
a2fa3e9f
GH
496 struct vcpu_svm *svm = to_svm(vcpu);
497
6bc31bdc
AP
498 if (svm->vmcb->control.next_rip != 0)
499 svm->next_rip = svm->vmcb->control.next_rip;
500
a2fa3e9f 501 if (!svm->next_rip) {
51d8b661 502 if (emulate_instruction(vcpu, EMULTYPE_SKIP) !=
f629cf84
GN
503 EMULATE_DONE)
504 printk(KERN_DEBUG "%s: NOP\n", __func__);
6aa8b732
AK
505 return;
506 }
5fdbf976
MT
507 if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
508 printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
509 __func__, kvm_rip_read(vcpu), svm->next_rip);
6aa8b732 510
5fdbf976 511 kvm_rip_write(vcpu, svm->next_rip);
2809f5d2 512 svm_set_interrupt_shadow(vcpu, 0);
6aa8b732
AK
513}
514
116a4752 515static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
516 bool has_error_code, u32 error_code,
517 bool reinject)
116a4752
JK
518{
519 struct vcpu_svm *svm = to_svm(vcpu);
520
e0231715
JR
521 /*
522 * If we are within a nested VM we'd better #VMEXIT and let the guest
523 * handle the exception
524 */
ce7ddec4
JR
525 if (!reinject &&
526 nested_svm_check_exception(svm, nr, has_error_code, error_code))
116a4752
JK
527 return;
528
2a6b20b8 529 if (nr == BP_VECTOR && !static_cpu_has(X86_FEATURE_NRIPS)) {
66b7138f
JK
530 unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
531
532 /*
533 * For guest debugging where we have to reinject #BP if some
534 * INT3 is guest-owned:
535 * Emulate nRIP by moving RIP forward. Will fail if injection
536 * raises a fault that is not intercepted. Still better than
537 * failing in all cases.
538 */
539 skip_emulated_instruction(&svm->vcpu);
540 rip = kvm_rip_read(&svm->vcpu);
541 svm->int3_rip = rip + svm->vmcb->save.cs.base;
542 svm->int3_injected = rip - old_rip;
543 }
544
116a4752
JK
545 svm->vmcb->control.event_inj = nr
546 | SVM_EVTINJ_VALID
547 | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
548 | SVM_EVTINJ_TYPE_EXEPT;
549 svm->vmcb->control.event_inj_err = error_code;
550}
551
67ec6607
JR
552static void svm_init_erratum_383(void)
553{
554 u32 low, high;
555 int err;
556 u64 val;
557
e6ee94d5 558 if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
67ec6607
JR
559 return;
560
561 /* Use _safe variants to not break nested virtualization */
562 val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
563 if (err)
564 return;
565
566 val |= (1ULL << 47);
567
568 low = lower_32_bits(val);
569 high = upper_32_bits(val);
570
571 native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
572
573 erratum_383_found = true;
574}
575
2b036c6b
BO
576static void svm_init_osvw(struct kvm_vcpu *vcpu)
577{
578 /*
579 * Guests should see errata 400 and 415 as fixed (assuming that
580 * HLT and IO instructions are intercepted).
581 */
582 vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
583 vcpu->arch.osvw.status = osvw_status & ~(6ULL);
584
585 /*
586 * By increasing VCPU's osvw.length to 3 we are telling the guest that
587 * all osvw.status bits inside that length, including bit 0 (which is
588 * reserved for erratum 298), are valid. However, if host processor's
589 * osvw_len is 0 then osvw_status[0] carries no information. We need to
590 * be conservative here and therefore we tell the guest that erratum 298
591 * is present (because we really don't know).
592 */
593 if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
594 vcpu->arch.osvw.status |= 1;
595}
596
6aa8b732
AK
597static int has_svm(void)
598{
63d1142f 599 const char *msg;
6aa8b732 600
63d1142f 601 if (!cpu_has_svm(&msg)) {
ff81ff10 602 printk(KERN_INFO "has_svm: %s\n", msg);
6aa8b732
AK
603 return 0;
604 }
605
6aa8b732
AK
606 return 1;
607}
608
609static void svm_hardware_disable(void *garbage)
610{
fbc0db76
JR
611 /* Make sure we clean up behind us */
612 if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
613 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
614
2c8dceeb 615 cpu_svm_disable();
1018faa6
JR
616
617 amd_pmu_disable_virt();
6aa8b732
AK
618}
619
10474ae8 620static int svm_hardware_enable(void *garbage)
6aa8b732
AK
621{
622
0fe1e009 623 struct svm_cpu_data *sd;
6aa8b732 624 uint64_t efer;
89a27f4d 625 struct desc_ptr gdt_descr;
6aa8b732
AK
626 struct desc_struct *gdt;
627 int me = raw_smp_processor_id();
628
10474ae8
AG
629 rdmsrl(MSR_EFER, efer);
630 if (efer & EFER_SVME)
631 return -EBUSY;
632
6aa8b732 633 if (!has_svm()) {
1f5b77f5 634 pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
10474ae8 635 return -EINVAL;
6aa8b732 636 }
0fe1e009 637 sd = per_cpu(svm_data, me);
0fe1e009 638 if (!sd) {
1f5b77f5 639 pr_err("%s: svm_data is NULL on %d\n", __func__, me);
10474ae8 640 return -EINVAL;
6aa8b732
AK
641 }
642
0fe1e009
TH
643 sd->asid_generation = 1;
644 sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
645 sd->next_asid = sd->max_asid + 1;
6aa8b732 646
d6ab1ed4 647 native_store_gdt(&gdt_descr);
89a27f4d 648 gdt = (struct desc_struct *)gdt_descr.address;
0fe1e009 649 sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
6aa8b732 650
9962d032 651 wrmsrl(MSR_EFER, efer | EFER_SVME);
6aa8b732 652
d0316554 653 wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
10474ae8 654
fbc0db76
JR
655 if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
656 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
657 __get_cpu_var(current_tsc_ratio) = TSC_RATIO_DEFAULT;
658 }
659
2b036c6b
BO
660
661 /*
662 * Get OSVW bits.
663 *
664 * Note that it is possible to have a system with mixed processor
665 * revisions and therefore different OSVW bits. If bits are not the same
666 * on different processors then choose the worst case (i.e. if erratum
667 * is present on one processor and not on another then assume that the
668 * erratum is present everywhere).
669 */
670 if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
671 uint64_t len, status = 0;
672 int err;
673
674 len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
675 if (!err)
676 status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
677 &err);
678
679 if (err)
680 osvw_status = osvw_len = 0;
681 else {
682 if (len < osvw_len)
683 osvw_len = len;
684 osvw_status |= status;
685 osvw_status &= (1ULL << osvw_len) - 1;
686 }
687 } else
688 osvw_status = osvw_len = 0;
689
67ec6607
JR
690 svm_init_erratum_383();
691
1018faa6
JR
692 amd_pmu_enable_virt();
693
10474ae8 694 return 0;
6aa8b732
AK
695}
696
0da1db75
JR
697static void svm_cpu_uninit(int cpu)
698{
0fe1e009 699 struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
0da1db75 700
0fe1e009 701 if (!sd)
0da1db75
JR
702 return;
703
704 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
0fe1e009
TH
705 __free_page(sd->save_area);
706 kfree(sd);
0da1db75
JR
707}
708
6aa8b732
AK
709static int svm_cpu_init(int cpu)
710{
0fe1e009 711 struct svm_cpu_data *sd;
6aa8b732
AK
712 int r;
713
0fe1e009
TH
714 sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
715 if (!sd)
6aa8b732 716 return -ENOMEM;
0fe1e009
TH
717 sd->cpu = cpu;
718 sd->save_area = alloc_page(GFP_KERNEL);
6aa8b732 719 r = -ENOMEM;
0fe1e009 720 if (!sd->save_area)
6aa8b732
AK
721 goto err_1;
722
0fe1e009 723 per_cpu(svm_data, cpu) = sd;
6aa8b732
AK
724
725 return 0;
726
727err_1:
0fe1e009 728 kfree(sd);
6aa8b732
AK
729 return r;
730
731}
732
ac72a9b7
JR
733static bool valid_msr_intercept(u32 index)
734{
735 int i;
736
737 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
738 if (direct_access_msrs[i].index == index)
739 return true;
740
741 return false;
742}
743
bfc733a7
RR
744static void set_msr_interception(u32 *msrpm, unsigned msr,
745 int read, int write)
6aa8b732 746{
455716fa
JR
747 u8 bit_read, bit_write;
748 unsigned long tmp;
749 u32 offset;
6aa8b732 750
ac72a9b7
JR
751 /*
752 * If this warning triggers extend the direct_access_msrs list at the
753 * beginning of the file
754 */
755 WARN_ON(!valid_msr_intercept(msr));
756
455716fa
JR
757 offset = svm_msrpm_offset(msr);
758 bit_read = 2 * (msr & 0x0f);
759 bit_write = 2 * (msr & 0x0f) + 1;
760 tmp = msrpm[offset];
761
762 BUG_ON(offset == MSR_INVALID);
763
764 read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
765 write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
766
767 msrpm[offset] = tmp;
6aa8b732
AK
768}
769
f65c229c 770static void svm_vcpu_init_msrpm(u32 *msrpm)
6aa8b732
AK
771{
772 int i;
773
f65c229c
JR
774 memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
775
ac72a9b7
JR
776 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
777 if (!direct_access_msrs[i].always)
778 continue;
779
780 set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
781 }
f65c229c
JR
782}
783
323c3d80
JR
784static void add_msr_offset(u32 offset)
785{
786 int i;
787
788 for (i = 0; i < MSRPM_OFFSETS; ++i) {
789
790 /* Offset already in list? */
791 if (msrpm_offsets[i] == offset)
bfc733a7 792 return;
323c3d80
JR
793
794 /* Slot used by another offset? */
795 if (msrpm_offsets[i] != MSR_INVALID)
796 continue;
797
798 /* Add offset to list */
799 msrpm_offsets[i] = offset;
800
801 return;
6aa8b732 802 }
323c3d80
JR
803
804 /*
805 * If this BUG triggers the msrpm_offsets table has an overflow. Just
806 * increase MSRPM_OFFSETS in this case.
807 */
bfc733a7 808 BUG();
6aa8b732
AK
809}
810
323c3d80 811static void init_msrpm_offsets(void)
f65c229c 812{
323c3d80 813 int i;
f65c229c 814
323c3d80
JR
815 memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
816
817 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
818 u32 offset;
819
820 offset = svm_msrpm_offset(direct_access_msrs[i].index);
821 BUG_ON(offset == MSR_INVALID);
822
823 add_msr_offset(offset);
824 }
f65c229c
JR
825}
826
24e09cbf
JR
827static void svm_enable_lbrv(struct vcpu_svm *svm)
828{
829 u32 *msrpm = svm->msrpm;
830
831 svm->vmcb->control.lbr_ctl = 1;
832 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
833 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
834 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
835 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
836}
837
838static void svm_disable_lbrv(struct vcpu_svm *svm)
839{
840 u32 *msrpm = svm->msrpm;
841
842 svm->vmcb->control.lbr_ctl = 0;
843 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
844 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
845 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
846 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
847}
848
6aa8b732
AK
849static __init int svm_hardware_setup(void)
850{
851 int cpu;
852 struct page *iopm_pages;
f65c229c 853 void *iopm_va;
6aa8b732
AK
854 int r;
855
6aa8b732
AK
856 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
857
858 if (!iopm_pages)
859 return -ENOMEM;
c8681339
AL
860
861 iopm_va = page_address(iopm_pages);
862 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
6aa8b732
AK
863 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
864
323c3d80
JR
865 init_msrpm_offsets();
866
50a37eb4
JR
867 if (boot_cpu_has(X86_FEATURE_NX))
868 kvm_enable_efer_bits(EFER_NX);
869
1b2fd70c
AG
870 if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
871 kvm_enable_efer_bits(EFER_FFXSR);
872
92a1f12d
JR
873 if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
874 u64 max;
875
876 kvm_has_tsc_control = true;
877
878 /*
879 * Make sure the user can only configure tsc_khz values that
880 * fit into a signed integer.
881 * A min value is not calculated needed because it will always
882 * be 1 on all machines and a value of 0 is used to disable
883 * tsc-scaling for the vcpu.
884 */
885 max = min(0x7fffffffULL, __scale_tsc(tsc_khz, TSC_RATIO_MAX));
886
887 kvm_max_guest_tsc_khz = max;
888 }
889
236de055
AG
890 if (nested) {
891 printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
eec4b140 892 kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
236de055
AG
893 }
894
3230bb47 895 for_each_possible_cpu(cpu) {
6aa8b732
AK
896 r = svm_cpu_init(cpu);
897 if (r)
f65c229c 898 goto err;
6aa8b732 899 }
33bd6a0b 900
2a6b20b8 901 if (!boot_cpu_has(X86_FEATURE_NPT))
e3da3acd
JR
902 npt_enabled = false;
903
6c7dac72
JR
904 if (npt_enabled && !npt) {
905 printk(KERN_INFO "kvm: Nested Paging disabled\n");
906 npt_enabled = false;
907 }
908
18552672 909 if (npt_enabled) {
e3da3acd 910 printk(KERN_INFO "kvm: Nested Paging enabled\n");
18552672 911 kvm_enable_tdp();
5f4cb662
JR
912 } else
913 kvm_disable_tdp();
e3da3acd 914
6aa8b732
AK
915 return 0;
916
f65c229c 917err:
6aa8b732
AK
918 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
919 iopm_base = 0;
920 return r;
921}
922
923static __exit void svm_hardware_unsetup(void)
924{
0da1db75
JR
925 int cpu;
926
3230bb47 927 for_each_possible_cpu(cpu)
0da1db75
JR
928 svm_cpu_uninit(cpu);
929
6aa8b732 930 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
f65c229c 931 iopm_base = 0;
6aa8b732
AK
932}
933
934static void init_seg(struct vmcb_seg *seg)
935{
936 seg->selector = 0;
937 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
e0231715 938 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
6aa8b732
AK
939 seg->limit = 0xffff;
940 seg->base = 0;
941}
942
943static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
944{
945 seg->selector = 0;
946 seg->attrib = SVM_SELECTOR_P_MASK | type;
947 seg->limit = 0xffff;
948 seg->base = 0;
949}
950
fbc0db76
JR
951static u64 __scale_tsc(u64 ratio, u64 tsc)
952{
953 u64 mult, frac, _tsc;
954
955 mult = ratio >> 32;
956 frac = ratio & ((1ULL << 32) - 1);
957
958 _tsc = tsc;
959 _tsc *= mult;
960 _tsc += (tsc >> 32) * frac;
961 _tsc += ((tsc & ((1ULL << 32) - 1)) * frac) >> 32;
962
963 return _tsc;
964}
965
966static u64 svm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
967{
968 struct vcpu_svm *svm = to_svm(vcpu);
969 u64 _tsc = tsc;
970
971 if (svm->tsc_ratio != TSC_RATIO_DEFAULT)
972 _tsc = __scale_tsc(svm->tsc_ratio, tsc);
973
974 return _tsc;
975}
976
cc578287 977static void svm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
4051b188
JR
978{
979 struct vcpu_svm *svm = to_svm(vcpu);
980 u64 ratio;
981 u64 khz;
982
cc578287
ZA
983 /* Guest TSC same frequency as host TSC? */
984 if (!scale) {
985 svm->tsc_ratio = TSC_RATIO_DEFAULT;
4051b188 986 return;
cc578287 987 }
4051b188 988
cc578287
ZA
989 /* TSC scaling supported? */
990 if (!boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
991 if (user_tsc_khz > tsc_khz) {
992 vcpu->arch.tsc_catchup = 1;
993 vcpu->arch.tsc_always_catchup = 1;
994 } else
995 WARN(1, "user requested TSC rate below hardware speed\n");
4051b188
JR
996 return;
997 }
998
999 khz = user_tsc_khz;
1000
1001 /* TSC scaling required - calculate ratio */
1002 ratio = khz << 32;
1003 do_div(ratio, tsc_khz);
1004
1005 if (ratio == 0 || ratio & TSC_RATIO_RSVD) {
1006 WARN_ONCE(1, "Invalid TSC ratio - virtual-tsc-khz=%u\n",
1007 user_tsc_khz);
1008 return;
1009 }
4051b188
JR
1010 svm->tsc_ratio = ratio;
1011}
1012
ba904635
WA
1013static u64 svm_read_tsc_offset(struct kvm_vcpu *vcpu)
1014{
1015 struct vcpu_svm *svm = to_svm(vcpu);
1016
1017 return svm->vmcb->control.tsc_offset;
1018}
1019
f4e1b3c8
ZA
1020static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1021{
1022 struct vcpu_svm *svm = to_svm(vcpu);
1023 u64 g_tsc_offset = 0;
1024
2030753d 1025 if (is_guest_mode(vcpu)) {
f4e1b3c8
ZA
1026 g_tsc_offset = svm->vmcb->control.tsc_offset -
1027 svm->nested.hsave->control.tsc_offset;
1028 svm->nested.hsave->control.tsc_offset = offset;
489223ed
YY
1029 } else
1030 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1031 svm->vmcb->control.tsc_offset,
1032 offset);
f4e1b3c8
ZA
1033
1034 svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
116a0a23
JR
1035
1036 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
f4e1b3c8
ZA
1037}
1038
f1e2b260 1039static void svm_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
e48672fa
ZA
1040{
1041 struct vcpu_svm *svm = to_svm(vcpu);
1042
f1e2b260
MT
1043 WARN_ON(adjustment < 0);
1044 if (host)
1045 adjustment = svm_scale_tsc(vcpu, adjustment);
1046
e48672fa 1047 svm->vmcb->control.tsc_offset += adjustment;
2030753d 1048 if (is_guest_mode(vcpu))
e48672fa 1049 svm->nested.hsave->control.tsc_offset += adjustment;
489223ed
YY
1050 else
1051 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1052 svm->vmcb->control.tsc_offset - adjustment,
1053 svm->vmcb->control.tsc_offset);
1054
116a0a23 1055 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
e48672fa
ZA
1056}
1057
857e4099
JR
1058static u64 svm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1059{
1060 u64 tsc;
1061
1062 tsc = svm_scale_tsc(vcpu, native_read_tsc());
1063
1064 return target_tsc - tsc;
1065}
1066
e6101a96 1067static void init_vmcb(struct vcpu_svm *svm)
6aa8b732 1068{
e6101a96
JR
1069 struct vmcb_control_area *control = &svm->vmcb->control;
1070 struct vmcb_save_area *save = &svm->vmcb->save;
6aa8b732 1071
bff78274 1072 svm->vcpu.fpu_active = 1;
4ee546b4 1073 svm->vcpu.arch.hflags = 0;
bff78274 1074
4ee546b4
RJ
1075 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1076 set_cr_intercept(svm, INTERCEPT_CR3_READ);
1077 set_cr_intercept(svm, INTERCEPT_CR4_READ);
1078 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
1079 set_cr_intercept(svm, INTERCEPT_CR3_WRITE);
1080 set_cr_intercept(svm, INTERCEPT_CR4_WRITE);
1081 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
6aa8b732 1082
3aed041a
JR
1083 set_dr_intercept(svm, INTERCEPT_DR0_READ);
1084 set_dr_intercept(svm, INTERCEPT_DR1_READ);
1085 set_dr_intercept(svm, INTERCEPT_DR2_READ);
1086 set_dr_intercept(svm, INTERCEPT_DR3_READ);
1087 set_dr_intercept(svm, INTERCEPT_DR4_READ);
1088 set_dr_intercept(svm, INTERCEPT_DR5_READ);
1089 set_dr_intercept(svm, INTERCEPT_DR6_READ);
1090 set_dr_intercept(svm, INTERCEPT_DR7_READ);
1091
1092 set_dr_intercept(svm, INTERCEPT_DR0_WRITE);
1093 set_dr_intercept(svm, INTERCEPT_DR1_WRITE);
1094 set_dr_intercept(svm, INTERCEPT_DR2_WRITE);
1095 set_dr_intercept(svm, INTERCEPT_DR3_WRITE);
1096 set_dr_intercept(svm, INTERCEPT_DR4_WRITE);
1097 set_dr_intercept(svm, INTERCEPT_DR5_WRITE);
1098 set_dr_intercept(svm, INTERCEPT_DR6_WRITE);
1099 set_dr_intercept(svm, INTERCEPT_DR7_WRITE);
6aa8b732 1100
18c918c5
JR
1101 set_exception_intercept(svm, PF_VECTOR);
1102 set_exception_intercept(svm, UD_VECTOR);
1103 set_exception_intercept(svm, MC_VECTOR);
6aa8b732 1104
8a05a1b8
JR
1105 set_intercept(svm, INTERCEPT_INTR);
1106 set_intercept(svm, INTERCEPT_NMI);
1107 set_intercept(svm, INTERCEPT_SMI);
1108 set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
332b56e4 1109 set_intercept(svm, INTERCEPT_RDPMC);
8a05a1b8
JR
1110 set_intercept(svm, INTERCEPT_CPUID);
1111 set_intercept(svm, INTERCEPT_INVD);
1112 set_intercept(svm, INTERCEPT_HLT);
1113 set_intercept(svm, INTERCEPT_INVLPG);
1114 set_intercept(svm, INTERCEPT_INVLPGA);
1115 set_intercept(svm, INTERCEPT_IOIO_PROT);
1116 set_intercept(svm, INTERCEPT_MSR_PROT);
1117 set_intercept(svm, INTERCEPT_TASK_SWITCH);
1118 set_intercept(svm, INTERCEPT_SHUTDOWN);
1119 set_intercept(svm, INTERCEPT_VMRUN);
1120 set_intercept(svm, INTERCEPT_VMMCALL);
1121 set_intercept(svm, INTERCEPT_VMLOAD);
1122 set_intercept(svm, INTERCEPT_VMSAVE);
1123 set_intercept(svm, INTERCEPT_STGI);
1124 set_intercept(svm, INTERCEPT_CLGI);
1125 set_intercept(svm, INTERCEPT_SKINIT);
1126 set_intercept(svm, INTERCEPT_WBINVD);
1127 set_intercept(svm, INTERCEPT_MONITOR);
1128 set_intercept(svm, INTERCEPT_MWAIT);
81dd35d4 1129 set_intercept(svm, INTERCEPT_XSETBV);
6aa8b732
AK
1130
1131 control->iopm_base_pa = iopm_base;
f65c229c 1132 control->msrpm_base_pa = __pa(svm->msrpm);
6aa8b732
AK
1133 control->int_ctl = V_INTR_MASKING_MASK;
1134
1135 init_seg(&save->es);
1136 init_seg(&save->ss);
1137 init_seg(&save->ds);
1138 init_seg(&save->fs);
1139 init_seg(&save->gs);
1140
1141 save->cs.selector = 0xf000;
04b66839 1142 save->cs.base = 0xffff0000;
6aa8b732
AK
1143 /* Executable/Readable Code Segment */
1144 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
1145 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
1146 save->cs.limit = 0xffff;
6aa8b732
AK
1147
1148 save->gdtr.limit = 0xffff;
1149 save->idtr.limit = 0xffff;
1150
1151 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
1152 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
1153
eaa48512 1154 svm_set_efer(&svm->vcpu, 0);
d77c26fc 1155 save->dr6 = 0xffff0ff0;
f6e78475 1156 kvm_set_rflags(&svm->vcpu, 2);
6aa8b732 1157 save->rip = 0x0000fff0;
5fdbf976 1158 svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
6aa8b732 1159
e0231715
JR
1160 /*
1161 * This is the guest-visible cr0 value.
18fa000a 1162 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
6aa8b732 1163 */
678041ad
MT
1164 svm->vcpu.arch.cr0 = 0;
1165 (void)kvm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
18fa000a 1166
66aee91a 1167 save->cr4 = X86_CR4_PAE;
6aa8b732 1168 /* rdx = ?? */
709ddebf
JR
1169
1170 if (npt_enabled) {
1171 /* Setup VMCB for Nested Paging */
1172 control->nested_ctl = 1;
8a05a1b8 1173 clr_intercept(svm, INTERCEPT_INVLPG);
18c918c5 1174 clr_exception_intercept(svm, PF_VECTOR);
4ee546b4
RJ
1175 clr_cr_intercept(svm, INTERCEPT_CR3_READ);
1176 clr_cr_intercept(svm, INTERCEPT_CR3_WRITE);
709ddebf 1177 save->g_pat = 0x0007040600070406ULL;
709ddebf
JR
1178 save->cr3 = 0;
1179 save->cr4 = 0;
1180 }
f40f6a45 1181 svm->asid_generation = 0;
1371d904 1182
e6aa9abd 1183 svm->nested.vmcb = 0;
2af9194d
JR
1184 svm->vcpu.arch.hflags = 0;
1185
2a6b20b8 1186 if (boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
565d0998 1187 control->pause_filter_count = 3000;
8a05a1b8 1188 set_intercept(svm, INTERCEPT_PAUSE);
565d0998
ML
1189 }
1190
8d28fec4
RJ
1191 mark_all_dirty(svm->vmcb);
1192
2af9194d 1193 enable_gif(svm);
6aa8b732
AK
1194}
1195
57f252f2 1196static void svm_vcpu_reset(struct kvm_vcpu *vcpu)
04d2cc77
AK
1197{
1198 struct vcpu_svm *svm = to_svm(vcpu);
66f7b72e
JS
1199 u32 dummy;
1200 u32 eax = 1;
04d2cc77 1201
e6101a96 1202 init_vmcb(svm);
70433389 1203
66f7b72e
JS
1204 kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy);
1205 kvm_register_write(vcpu, VCPU_REGS_RDX, eax);
04d2cc77
AK
1206}
1207
fb3f0f51 1208static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 1209{
a2fa3e9f 1210 struct vcpu_svm *svm;
6aa8b732 1211 struct page *page;
f65c229c 1212 struct page *msrpm_pages;
b286d5d8 1213 struct page *hsave_page;
3d6368ef 1214 struct page *nested_msrpm_pages;
fb3f0f51 1215 int err;
6aa8b732 1216
c16f862d 1217 svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
fb3f0f51
RR
1218 if (!svm) {
1219 err = -ENOMEM;
1220 goto out;
1221 }
1222
fbc0db76
JR
1223 svm->tsc_ratio = TSC_RATIO_DEFAULT;
1224
fb3f0f51
RR
1225 err = kvm_vcpu_init(&svm->vcpu, kvm, id);
1226 if (err)
1227 goto free_svm;
1228
b7af4043 1229 err = -ENOMEM;
6aa8b732 1230 page = alloc_page(GFP_KERNEL);
b7af4043 1231 if (!page)
fb3f0f51 1232 goto uninit;
6aa8b732 1233
f65c229c
JR
1234 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1235 if (!msrpm_pages)
b7af4043 1236 goto free_page1;
3d6368ef
AG
1237
1238 nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1239 if (!nested_msrpm_pages)
b7af4043 1240 goto free_page2;
f65c229c 1241
b286d5d8
AG
1242 hsave_page = alloc_page(GFP_KERNEL);
1243 if (!hsave_page)
b7af4043
TY
1244 goto free_page3;
1245
e6aa9abd 1246 svm->nested.hsave = page_address(hsave_page);
b286d5d8 1247
b7af4043
TY
1248 svm->msrpm = page_address(msrpm_pages);
1249 svm_vcpu_init_msrpm(svm->msrpm);
1250
e6aa9abd 1251 svm->nested.msrpm = page_address(nested_msrpm_pages);
323c3d80 1252 svm_vcpu_init_msrpm(svm->nested.msrpm);
3d6368ef 1253
a2fa3e9f
GH
1254 svm->vmcb = page_address(page);
1255 clear_page(svm->vmcb);
1256 svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
1257 svm->asid_generation = 0;
e6101a96 1258 init_vmcb(svm);
a2fa3e9f 1259
ad312c7c 1260 svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
c5af89b6 1261 if (kvm_vcpu_is_bsp(&svm->vcpu))
ad312c7c 1262 svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
6aa8b732 1263
2b036c6b
BO
1264 svm_init_osvw(&svm->vcpu);
1265
fb3f0f51 1266 return &svm->vcpu;
36241b8c 1267
b7af4043
TY
1268free_page3:
1269 __free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
1270free_page2:
1271 __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
1272free_page1:
1273 __free_page(page);
fb3f0f51
RR
1274uninit:
1275 kvm_vcpu_uninit(&svm->vcpu);
1276free_svm:
a4770347 1277 kmem_cache_free(kvm_vcpu_cache, svm);
fb3f0f51
RR
1278out:
1279 return ERR_PTR(err);
6aa8b732
AK
1280}
1281
1282static void svm_free_vcpu(struct kvm_vcpu *vcpu)
1283{
a2fa3e9f
GH
1284 struct vcpu_svm *svm = to_svm(vcpu);
1285
fb3f0f51 1286 __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
f65c229c 1287 __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
e6aa9abd
JR
1288 __free_page(virt_to_page(svm->nested.hsave));
1289 __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
fb3f0f51 1290 kvm_vcpu_uninit(vcpu);
a4770347 1291 kmem_cache_free(kvm_vcpu_cache, svm);
6aa8b732
AK
1292}
1293
15ad7146 1294static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 1295{
a2fa3e9f 1296 struct vcpu_svm *svm = to_svm(vcpu);
15ad7146 1297 int i;
0cc5064d 1298
0cc5064d 1299 if (unlikely(cpu != vcpu->cpu)) {
4b656b12 1300 svm->asid_generation = 0;
8d28fec4 1301 mark_all_dirty(svm->vmcb);
0cc5064d 1302 }
94dfbdb3 1303
82ca2d10
AK
1304#ifdef CONFIG_X86_64
1305 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
1306#endif
dacccfdd
AK
1307 savesegment(fs, svm->host.fs);
1308 savesegment(gs, svm->host.gs);
1309 svm->host.ldt = kvm_read_ldt();
1310
94dfbdb3 1311 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1312 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
fbc0db76
JR
1313
1314 if (static_cpu_has(X86_FEATURE_TSCRATEMSR) &&
1315 svm->tsc_ratio != __get_cpu_var(current_tsc_ratio)) {
1316 __get_cpu_var(current_tsc_ratio) = svm->tsc_ratio;
1317 wrmsrl(MSR_AMD64_TSC_RATIO, svm->tsc_ratio);
1318 }
6aa8b732
AK
1319}
1320
1321static void svm_vcpu_put(struct kvm_vcpu *vcpu)
1322{
a2fa3e9f 1323 struct vcpu_svm *svm = to_svm(vcpu);
94dfbdb3
AL
1324 int i;
1325
e1beb1d3 1326 ++vcpu->stat.host_state_reload;
dacccfdd
AK
1327 kvm_load_ldt(svm->host.ldt);
1328#ifdef CONFIG_X86_64
1329 loadsegment(fs, svm->host.fs);
dacccfdd 1330 wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gs);
893a5ab6 1331 load_gs_index(svm->host.gs);
dacccfdd 1332#else
831ca609 1333#ifdef CONFIG_X86_32_LAZY_GS
dacccfdd 1334 loadsegment(gs, svm->host.gs);
831ca609 1335#endif
dacccfdd 1336#endif
94dfbdb3 1337 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1338 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
1339}
1340
ea5e97e8
KW
1341static void svm_update_cpl(struct kvm_vcpu *vcpu)
1342{
1343 struct vcpu_svm *svm = to_svm(vcpu);
1344 int cpl;
1345
1346 if (!is_protmode(vcpu))
1347 cpl = 0;
1348 else if (svm->vmcb->save.rflags & X86_EFLAGS_VM)
1349 cpl = 3;
1350 else
1351 cpl = svm->vmcb->save.cs.selector & 0x3;
1352
1353 svm->vmcb->save.cpl = cpl;
1354}
1355
6aa8b732
AK
1356static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
1357{
a2fa3e9f 1358 return to_svm(vcpu)->vmcb->save.rflags;
6aa8b732
AK
1359}
1360
1361static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1362{
4cee4798
KW
1363 unsigned long old_rflags = to_svm(vcpu)->vmcb->save.rflags;
1364
a2fa3e9f 1365 to_svm(vcpu)->vmcb->save.rflags = rflags;
4cee4798
KW
1366 if ((old_rflags ^ rflags) & X86_EFLAGS_VM)
1367 svm_update_cpl(vcpu);
6aa8b732
AK
1368}
1369
6de4f3ad
AK
1370static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
1371{
1372 switch (reg) {
1373 case VCPU_EXREG_PDPTR:
1374 BUG_ON(!npt_enabled);
9f8fe504 1375 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
6de4f3ad
AK
1376 break;
1377 default:
1378 BUG();
1379 }
1380}
1381
f0b85051
AG
1382static void svm_set_vintr(struct vcpu_svm *svm)
1383{
8a05a1b8 1384 set_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1385}
1386
1387static void svm_clear_vintr(struct vcpu_svm *svm)
1388{
8a05a1b8 1389 clr_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1390}
1391
6aa8b732
AK
1392static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
1393{
a2fa3e9f 1394 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
6aa8b732
AK
1395
1396 switch (seg) {
1397 case VCPU_SREG_CS: return &save->cs;
1398 case VCPU_SREG_DS: return &save->ds;
1399 case VCPU_SREG_ES: return &save->es;
1400 case VCPU_SREG_FS: return &save->fs;
1401 case VCPU_SREG_GS: return &save->gs;
1402 case VCPU_SREG_SS: return &save->ss;
1403 case VCPU_SREG_TR: return &save->tr;
1404 case VCPU_SREG_LDTR: return &save->ldtr;
1405 }
1406 BUG();
8b6d44c7 1407 return NULL;
6aa8b732
AK
1408}
1409
1410static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1411{
1412 struct vmcb_seg *s = svm_seg(vcpu, seg);
1413
1414 return s->base;
1415}
1416
1417static void svm_get_segment(struct kvm_vcpu *vcpu,
1418 struct kvm_segment *var, int seg)
1419{
1420 struct vmcb_seg *s = svm_seg(vcpu, seg);
1421
1422 var->base = s->base;
1423 var->limit = s->limit;
1424 var->selector = s->selector;
1425 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
1426 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
1427 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
1428 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
1429 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
1430 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
1431 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1432 var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
25022acc 1433
e0231715
JR
1434 /*
1435 * AMD's VMCB does not have an explicit unusable field, so emulate it
19bca6ab
AP
1436 * for cross vendor migration purposes by "not present"
1437 */
1438 var->unusable = !var->present || (var->type == 0);
1439
1fbdc7a5
AP
1440 switch (seg) {
1441 case VCPU_SREG_CS:
1442 /*
1443 * SVM always stores 0 for the 'G' bit in the CS selector in
1444 * the VMCB on a VMEXIT. This hurts cross-vendor migration:
1445 * Intel's VMENTRY has a check on the 'G' bit.
1446 */
25022acc 1447 var->g = s->limit > 0xfffff;
1fbdc7a5
AP
1448 break;
1449 case VCPU_SREG_TR:
1450 /*
1451 * Work around a bug where the busy flag in the tr selector
1452 * isn't exposed
1453 */
c0d09828 1454 var->type |= 0x2;
1fbdc7a5
AP
1455 break;
1456 case VCPU_SREG_DS:
1457 case VCPU_SREG_ES:
1458 case VCPU_SREG_FS:
1459 case VCPU_SREG_GS:
1460 /*
1461 * The accessed bit must always be set in the segment
1462 * descriptor cache, although it can be cleared in the
1463 * descriptor, the cached bit always remains at 1. Since
1464 * Intel has a check on this, set it here to support
1465 * cross-vendor migration.
1466 */
1467 if (!var->unusable)
1468 var->type |= 0x1;
1469 break;
b586eb02 1470 case VCPU_SREG_SS:
e0231715
JR
1471 /*
1472 * On AMD CPUs sometimes the DB bit in the segment
b586eb02
AP
1473 * descriptor is left as 1, although the whole segment has
1474 * been made unusable. Clear it here to pass an Intel VMX
1475 * entry check when cross vendor migrating.
1476 */
1477 if (var->unusable)
1478 var->db = 0;
1479 break;
1fbdc7a5 1480 }
6aa8b732
AK
1481}
1482
2e4d2653
IE
1483static int svm_get_cpl(struct kvm_vcpu *vcpu)
1484{
1485 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1486
1487 return save->cpl;
1488}
1489
89a27f4d 1490static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1491{
a2fa3e9f
GH
1492 struct vcpu_svm *svm = to_svm(vcpu);
1493
89a27f4d
GN
1494 dt->size = svm->vmcb->save.idtr.limit;
1495 dt->address = svm->vmcb->save.idtr.base;
6aa8b732
AK
1496}
1497
89a27f4d 1498static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1499{
a2fa3e9f
GH
1500 struct vcpu_svm *svm = to_svm(vcpu);
1501
89a27f4d
GN
1502 svm->vmcb->save.idtr.limit = dt->size;
1503 svm->vmcb->save.idtr.base = dt->address ;
17a703cb 1504 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1505}
1506
89a27f4d 1507static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1508{
a2fa3e9f
GH
1509 struct vcpu_svm *svm = to_svm(vcpu);
1510
89a27f4d
GN
1511 dt->size = svm->vmcb->save.gdtr.limit;
1512 dt->address = svm->vmcb->save.gdtr.base;
6aa8b732
AK
1513}
1514
89a27f4d 1515static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1516{
a2fa3e9f
GH
1517 struct vcpu_svm *svm = to_svm(vcpu);
1518
89a27f4d
GN
1519 svm->vmcb->save.gdtr.limit = dt->size;
1520 svm->vmcb->save.gdtr.base = dt->address ;
17a703cb 1521 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1522}
1523
e8467fda
AK
1524static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
1525{
1526}
1527
aff48baa
AK
1528static void svm_decache_cr3(struct kvm_vcpu *vcpu)
1529{
1530}
1531
25c4c276 1532static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3
AK
1533{
1534}
1535
d225157b
AK
1536static void update_cr0_intercept(struct vcpu_svm *svm)
1537{
1538 ulong gcr0 = svm->vcpu.arch.cr0;
1539 u64 *hcr0 = &svm->vmcb->save.cr0;
1540
1541 if (!svm->vcpu.fpu_active)
1542 *hcr0 |= SVM_CR0_SELECTIVE_MASK;
1543 else
1544 *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
1545 | (gcr0 & SVM_CR0_SELECTIVE_MASK);
1546
dcca1a65 1547 mark_dirty(svm->vmcb, VMCB_CR);
d225157b
AK
1548
1549 if (gcr0 == *hcr0 && svm->vcpu.fpu_active) {
4ee546b4
RJ
1550 clr_cr_intercept(svm, INTERCEPT_CR0_READ);
1551 clr_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b 1552 } else {
4ee546b4
RJ
1553 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1554 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b
AK
1555 }
1556}
1557
6aa8b732
AK
1558static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1559{
a2fa3e9f
GH
1560 struct vcpu_svm *svm = to_svm(vcpu);
1561
05b3e0c2 1562#ifdef CONFIG_X86_64
f6801dff 1563 if (vcpu->arch.efer & EFER_LME) {
707d92fa 1564 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
f6801dff 1565 vcpu->arch.efer |= EFER_LMA;
2b5203ee 1566 svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
6aa8b732
AK
1567 }
1568
d77c26fc 1569 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
f6801dff 1570 vcpu->arch.efer &= ~EFER_LMA;
2b5203ee 1571 svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
6aa8b732
AK
1572 }
1573 }
1574#endif
ad312c7c 1575 vcpu->arch.cr0 = cr0;
888f9f3e
AK
1576
1577 if (!npt_enabled)
1578 cr0 |= X86_CR0_PG | X86_CR0_WP;
02daab21
AK
1579
1580 if (!vcpu->fpu_active)
334df50a 1581 cr0 |= X86_CR0_TS;
709ddebf
JR
1582 /*
1583 * re-enable caching here because the QEMU bios
1584 * does not do it - this results in some delay at
1585 * reboot
1586 */
1587 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
a2fa3e9f 1588 svm->vmcb->save.cr0 = cr0;
dcca1a65 1589 mark_dirty(svm->vmcb, VMCB_CR);
d225157b 1590 update_cr0_intercept(svm);
6aa8b732
AK
1591}
1592
5e1746d6 1593static int svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
6aa8b732 1594{
6394b649 1595 unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
e5eab0ce
JR
1596 unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
1597
5e1746d6
NHE
1598 if (cr4 & X86_CR4_VMXE)
1599 return 1;
1600
e5eab0ce 1601 if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
f40f6a45 1602 svm_flush_tlb(vcpu);
6394b649 1603
ec077263
JR
1604 vcpu->arch.cr4 = cr4;
1605 if (!npt_enabled)
1606 cr4 |= X86_CR4_PAE;
6394b649 1607 cr4 |= host_cr4_mce;
ec077263 1608 to_svm(vcpu)->vmcb->save.cr4 = cr4;
dcca1a65 1609 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
5e1746d6 1610 return 0;
6aa8b732
AK
1611}
1612
1613static void svm_set_segment(struct kvm_vcpu *vcpu,
1614 struct kvm_segment *var, int seg)
1615{
a2fa3e9f 1616 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
1617 struct vmcb_seg *s = svm_seg(vcpu, seg);
1618
1619 s->base = var->base;
1620 s->limit = var->limit;
1621 s->selector = var->selector;
1622 if (var->unusable)
1623 s->attrib = 0;
1624 else {
1625 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
1626 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
1627 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
1628 s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
1629 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
1630 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
1631 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
1632 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
1633 }
1634 if (seg == VCPU_SREG_CS)
ea5e97e8 1635 svm_update_cpl(vcpu);
6aa8b732 1636
060d0c9a 1637 mark_dirty(svm->vmcb, VMCB_SEG);
6aa8b732
AK
1638}
1639
c8639010 1640static void update_db_bp_intercept(struct kvm_vcpu *vcpu)
6aa8b732 1641{
d0bfb940
JK
1642 struct vcpu_svm *svm = to_svm(vcpu);
1643
18c918c5
JR
1644 clr_exception_intercept(svm, DB_VECTOR);
1645 clr_exception_intercept(svm, BP_VECTOR);
44c11430 1646
6be7d306 1647 if (svm->nmi_singlestep)
18c918c5 1648 set_exception_intercept(svm, DB_VECTOR);
44c11430 1649
d0bfb940
JK
1650 if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
1651 if (vcpu->guest_debug &
1652 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
18c918c5 1653 set_exception_intercept(svm, DB_VECTOR);
d0bfb940 1654 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
18c918c5 1655 set_exception_intercept(svm, BP_VECTOR);
d0bfb940
JK
1656 } else
1657 vcpu->guest_debug = 0;
44c11430
GN
1658}
1659
0fe1e009 1660static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
6aa8b732 1661{
0fe1e009
TH
1662 if (sd->next_asid > sd->max_asid) {
1663 ++sd->asid_generation;
1664 sd->next_asid = 1;
a2fa3e9f 1665 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
6aa8b732
AK
1666 }
1667
0fe1e009
TH
1668 svm->asid_generation = sd->asid_generation;
1669 svm->vmcb->control.asid = sd->next_asid++;
d48086d1
JR
1670
1671 mark_dirty(svm->vmcb, VMCB_ASID);
6aa8b732
AK
1672}
1673
020df079 1674static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
6aa8b732 1675{
42dbaa5a 1676 struct vcpu_svm *svm = to_svm(vcpu);
42dbaa5a 1677
020df079 1678 svm->vmcb->save.dr7 = value;
72214b96 1679 mark_dirty(svm->vmcb, VMCB_DR);
6aa8b732
AK
1680}
1681
851ba692 1682static int pf_interception(struct vcpu_svm *svm)
6aa8b732 1683{
631bc487 1684 u64 fault_address = svm->vmcb->control.exit_info_2;
6aa8b732 1685 u32 error_code;
631bc487 1686 int r = 1;
6aa8b732 1687
631bc487
GN
1688 switch (svm->apf_reason) {
1689 default:
1690 error_code = svm->vmcb->control.exit_info_1;
af9ca2d7 1691
631bc487
GN
1692 trace_kvm_page_fault(fault_address, error_code);
1693 if (!npt_enabled && kvm_event_needs_reinjection(&svm->vcpu))
1694 kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
dc25e89e
AP
1695 r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code,
1696 svm->vmcb->control.insn_bytes,
1697 svm->vmcb->control.insn_len);
631bc487
GN
1698 break;
1699 case KVM_PV_REASON_PAGE_NOT_PRESENT:
1700 svm->apf_reason = 0;
1701 local_irq_disable();
1702 kvm_async_pf_task_wait(fault_address);
1703 local_irq_enable();
1704 break;
1705 case KVM_PV_REASON_PAGE_READY:
1706 svm->apf_reason = 0;
1707 local_irq_disable();
1708 kvm_async_pf_task_wake(fault_address);
1709 local_irq_enable();
1710 break;
1711 }
1712 return r;
6aa8b732
AK
1713}
1714
851ba692 1715static int db_interception(struct vcpu_svm *svm)
d0bfb940 1716{
851ba692
AK
1717 struct kvm_run *kvm_run = svm->vcpu.run;
1718
d0bfb940 1719 if (!(svm->vcpu.guest_debug &
44c11430 1720 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
6be7d306 1721 !svm->nmi_singlestep) {
d0bfb940
JK
1722 kvm_queue_exception(&svm->vcpu, DB_VECTOR);
1723 return 1;
1724 }
44c11430 1725
6be7d306
JK
1726 if (svm->nmi_singlestep) {
1727 svm->nmi_singlestep = false;
44c11430
GN
1728 if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP))
1729 svm->vmcb->save.rflags &=
1730 ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
c8639010 1731 update_db_bp_intercept(&svm->vcpu);
44c11430
GN
1732 }
1733
1734 if (svm->vcpu.guest_debug &
e0231715 1735 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
44c11430
GN
1736 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1737 kvm_run->debug.arch.pc =
1738 svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1739 kvm_run->debug.arch.exception = DB_VECTOR;
1740 return 0;
1741 }
1742
1743 return 1;
d0bfb940
JK
1744}
1745
851ba692 1746static int bp_interception(struct vcpu_svm *svm)
d0bfb940 1747{
851ba692
AK
1748 struct kvm_run *kvm_run = svm->vcpu.run;
1749
d0bfb940
JK
1750 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1751 kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1752 kvm_run->debug.arch.exception = BP_VECTOR;
1753 return 0;
1754}
1755
851ba692 1756static int ud_interception(struct vcpu_svm *svm)
7aa81cc0
AL
1757{
1758 int er;
1759
51d8b661 1760 er = emulate_instruction(&svm->vcpu, EMULTYPE_TRAP_UD);
7aa81cc0 1761 if (er != EMULATE_DONE)
7ee5d940 1762 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
7aa81cc0
AL
1763 return 1;
1764}
1765
6b52d186 1766static void svm_fpu_activate(struct kvm_vcpu *vcpu)
7807fa6c 1767{
6b52d186 1768 struct vcpu_svm *svm = to_svm(vcpu);
66a562f7 1769
18c918c5 1770 clr_exception_intercept(svm, NM_VECTOR);
66a562f7 1771
e756fc62 1772 svm->vcpu.fpu_active = 1;
d225157b 1773 update_cr0_intercept(svm);
6b52d186 1774}
a2fa3e9f 1775
6b52d186
AK
1776static int nm_interception(struct vcpu_svm *svm)
1777{
1778 svm_fpu_activate(&svm->vcpu);
a2fa3e9f 1779 return 1;
7807fa6c
AL
1780}
1781
67ec6607
JR
1782static bool is_erratum_383(void)
1783{
1784 int err, i;
1785 u64 value;
1786
1787 if (!erratum_383_found)
1788 return false;
1789
1790 value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
1791 if (err)
1792 return false;
1793
1794 /* Bit 62 may or may not be set for this mce */
1795 value &= ~(1ULL << 62);
1796
1797 if (value != 0xb600000000010015ULL)
1798 return false;
1799
1800 /* Clear MCi_STATUS registers */
1801 for (i = 0; i < 6; ++i)
1802 native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
1803
1804 value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
1805 if (!err) {
1806 u32 low, high;
1807
1808 value &= ~(1ULL << 2);
1809 low = lower_32_bits(value);
1810 high = upper_32_bits(value);
1811
1812 native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
1813 }
1814
1815 /* Flush tlb to evict multi-match entries */
1816 __flush_tlb_all();
1817
1818 return true;
1819}
1820
fe5913e4 1821static void svm_handle_mce(struct vcpu_svm *svm)
53371b50 1822{
67ec6607
JR
1823 if (is_erratum_383()) {
1824 /*
1825 * Erratum 383 triggered. Guest state is corrupt so kill the
1826 * guest.
1827 */
1828 pr_err("KVM: Guest triggered AMD Erratum 383\n");
1829
a8eeb04a 1830 kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
67ec6607
JR
1831
1832 return;
1833 }
1834
53371b50
JR
1835 /*
1836 * On an #MC intercept the MCE handler is not called automatically in
1837 * the host. So do it by hand here.
1838 */
1839 asm volatile (
1840 "int $0x12\n");
1841 /* not sure if we ever come back to this point */
1842
fe5913e4
JR
1843 return;
1844}
1845
1846static int mc_interception(struct vcpu_svm *svm)
1847{
53371b50
JR
1848 return 1;
1849}
1850
851ba692 1851static int shutdown_interception(struct vcpu_svm *svm)
46fe4ddd 1852{
851ba692
AK
1853 struct kvm_run *kvm_run = svm->vcpu.run;
1854
46fe4ddd
JR
1855 /*
1856 * VMCB is undefined after a SHUTDOWN intercept
1857 * so reinitialize it.
1858 */
a2fa3e9f 1859 clear_page(svm->vmcb);
e6101a96 1860 init_vmcb(svm);
46fe4ddd
JR
1861
1862 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1863 return 0;
1864}
1865
851ba692 1866static int io_interception(struct vcpu_svm *svm)
6aa8b732 1867{
cf8f70bf 1868 struct kvm_vcpu *vcpu = &svm->vcpu;
d77c26fc 1869 u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
34c33d16 1870 int size, in, string;
039576c0 1871 unsigned port;
6aa8b732 1872
e756fc62 1873 ++svm->vcpu.stat.io_exits;
e70669ab 1874 string = (io_info & SVM_IOIO_STR_MASK) != 0;
039576c0 1875 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
cf8f70bf 1876 if (string || in)
51d8b661 1877 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
cf8f70bf 1878
039576c0
AK
1879 port = io_info >> 16;
1880 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
cf8f70bf 1881 svm->next_rip = svm->vmcb->control.exit_info_2;
e93f36bc 1882 skip_emulated_instruction(&svm->vcpu);
cf8f70bf
GN
1883
1884 return kvm_fast_pio_out(vcpu, size, port);
6aa8b732
AK
1885}
1886
851ba692 1887static int nmi_interception(struct vcpu_svm *svm)
c47f098d
JR
1888{
1889 return 1;
1890}
1891
851ba692 1892static int intr_interception(struct vcpu_svm *svm)
a0698055
JR
1893{
1894 ++svm->vcpu.stat.irq_exits;
1895 return 1;
1896}
1897
851ba692 1898static int nop_on_interception(struct vcpu_svm *svm)
6aa8b732
AK
1899{
1900 return 1;
1901}
1902
851ba692 1903static int halt_interception(struct vcpu_svm *svm)
6aa8b732 1904{
5fdbf976 1905 svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
e756fc62
RR
1906 skip_emulated_instruction(&svm->vcpu);
1907 return kvm_emulate_halt(&svm->vcpu);
6aa8b732
AK
1908}
1909
851ba692 1910static int vmmcall_interception(struct vcpu_svm *svm)
02e235bc 1911{
5fdbf976 1912 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
e756fc62 1913 skip_emulated_instruction(&svm->vcpu);
7aa81cc0
AL
1914 kvm_emulate_hypercall(&svm->vcpu);
1915 return 1;
02e235bc
AK
1916}
1917
5bd2edc3
JR
1918static unsigned long nested_svm_get_tdp_cr3(struct kvm_vcpu *vcpu)
1919{
1920 struct vcpu_svm *svm = to_svm(vcpu);
1921
1922 return svm->nested.nested_cr3;
1923}
1924
e4e517b4
AK
1925static u64 nested_svm_get_tdp_pdptr(struct kvm_vcpu *vcpu, int index)
1926{
1927 struct vcpu_svm *svm = to_svm(vcpu);
1928 u64 cr3 = svm->nested.nested_cr3;
1929 u64 pdpte;
1930 int ret;
1931
1932 ret = kvm_read_guest_page(vcpu->kvm, gpa_to_gfn(cr3), &pdpte,
1933 offset_in_page(cr3) + index * 8, 8);
1934 if (ret)
1935 return 0;
1936 return pdpte;
1937}
1938
5bd2edc3
JR
1939static void nested_svm_set_tdp_cr3(struct kvm_vcpu *vcpu,
1940 unsigned long root)
1941{
1942 struct vcpu_svm *svm = to_svm(vcpu);
1943
1944 svm->vmcb->control.nested_cr3 = root;
b2747166 1945 mark_dirty(svm->vmcb, VMCB_NPT);
f40f6a45 1946 svm_flush_tlb(vcpu);
5bd2edc3
JR
1947}
1948
6389ee94
AK
1949static void nested_svm_inject_npf_exit(struct kvm_vcpu *vcpu,
1950 struct x86_exception *fault)
5bd2edc3
JR
1951{
1952 struct vcpu_svm *svm = to_svm(vcpu);
1953
1954 svm->vmcb->control.exit_code = SVM_EXIT_NPF;
1955 svm->vmcb->control.exit_code_hi = 0;
6389ee94
AK
1956 svm->vmcb->control.exit_info_1 = fault->error_code;
1957 svm->vmcb->control.exit_info_2 = fault->address;
5bd2edc3
JR
1958
1959 nested_svm_vmexit(svm);
1960}
1961
8a3c1a33 1962static void nested_svm_init_mmu_context(struct kvm_vcpu *vcpu)
4b16184c 1963{
8a3c1a33 1964 kvm_init_shadow_mmu(vcpu, &vcpu->arch.mmu);
4b16184c
JR
1965
1966 vcpu->arch.mmu.set_cr3 = nested_svm_set_tdp_cr3;
1967 vcpu->arch.mmu.get_cr3 = nested_svm_get_tdp_cr3;
e4e517b4 1968 vcpu->arch.mmu.get_pdptr = nested_svm_get_tdp_pdptr;
4b16184c
JR
1969 vcpu->arch.mmu.inject_page_fault = nested_svm_inject_npf_exit;
1970 vcpu->arch.mmu.shadow_root_level = get_npt_level();
1971 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
4b16184c
JR
1972}
1973
1974static void nested_svm_uninit_mmu_context(struct kvm_vcpu *vcpu)
1975{
1976 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
1977}
1978
c0725420
AG
1979static int nested_svm_check_permissions(struct vcpu_svm *svm)
1980{
f6801dff 1981 if (!(svm->vcpu.arch.efer & EFER_SVME)
c0725420
AG
1982 || !is_paging(&svm->vcpu)) {
1983 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
1984 return 1;
1985 }
1986
1987 if (svm->vmcb->save.cpl) {
1988 kvm_inject_gp(&svm->vcpu, 0);
1989 return 1;
1990 }
1991
1992 return 0;
1993}
1994
cf74a78b
AG
1995static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
1996 bool has_error_code, u32 error_code)
1997{
b8e88bc8
JR
1998 int vmexit;
1999
2030753d 2000 if (!is_guest_mode(&svm->vcpu))
0295ad7d 2001 return 0;
cf74a78b 2002
0295ad7d
JR
2003 svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
2004 svm->vmcb->control.exit_code_hi = 0;
2005 svm->vmcb->control.exit_info_1 = error_code;
2006 svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
2007
b8e88bc8
JR
2008 vmexit = nested_svm_intercept(svm);
2009 if (vmexit == NESTED_EXIT_DONE)
2010 svm->nested.exit_required = true;
2011
2012 return vmexit;
cf74a78b
AG
2013}
2014
8fe54654
JR
2015/* This function returns true if it is save to enable the irq window */
2016static inline bool nested_svm_intr(struct vcpu_svm *svm)
cf74a78b 2017{
2030753d 2018 if (!is_guest_mode(&svm->vcpu))
8fe54654 2019 return true;
cf74a78b 2020
26666957 2021 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
8fe54654 2022 return true;
cf74a78b 2023
26666957 2024 if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
8fe54654 2025 return false;
cf74a78b 2026
a0a07cd2
GN
2027 /*
2028 * if vmexit was already requested (by intercepted exception
2029 * for instance) do not overwrite it with "external interrupt"
2030 * vmexit.
2031 */
2032 if (svm->nested.exit_required)
2033 return false;
2034
197717d5
JR
2035 svm->vmcb->control.exit_code = SVM_EXIT_INTR;
2036 svm->vmcb->control.exit_info_1 = 0;
2037 svm->vmcb->control.exit_info_2 = 0;
26666957 2038
cd3ff653
JR
2039 if (svm->nested.intercept & 1ULL) {
2040 /*
2041 * The #vmexit can't be emulated here directly because this
c5ec2e56 2042 * code path runs with irqs and preemption disabled. A
cd3ff653
JR
2043 * #vmexit emulation might sleep. Only signal request for
2044 * the #vmexit here.
2045 */
2046 svm->nested.exit_required = true;
236649de 2047 trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
8fe54654 2048 return false;
cf74a78b
AG
2049 }
2050
8fe54654 2051 return true;
cf74a78b
AG
2052}
2053
887f500c
JR
2054/* This function returns true if it is save to enable the nmi window */
2055static inline bool nested_svm_nmi(struct vcpu_svm *svm)
2056{
2030753d 2057 if (!is_guest_mode(&svm->vcpu))
887f500c
JR
2058 return true;
2059
2060 if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
2061 return true;
2062
2063 svm->vmcb->control.exit_code = SVM_EXIT_NMI;
2064 svm->nested.exit_required = true;
2065
2066 return false;
cf74a78b
AG
2067}
2068
7597f129 2069static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
34f80cfa
JR
2070{
2071 struct page *page;
2072
6c3bd3d7
JR
2073 might_sleep();
2074
34f80cfa 2075 page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
34f80cfa
JR
2076 if (is_error_page(page))
2077 goto error;
2078
7597f129
JR
2079 *_page = page;
2080
2081 return kmap(page);
34f80cfa
JR
2082
2083error:
34f80cfa
JR
2084 kvm_inject_gp(&svm->vcpu, 0);
2085
2086 return NULL;
2087}
2088
7597f129 2089static void nested_svm_unmap(struct page *page)
34f80cfa 2090{
7597f129 2091 kunmap(page);
34f80cfa
JR
2092 kvm_release_page_dirty(page);
2093}
34f80cfa 2094
ce2ac085
JR
2095static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
2096{
2097 unsigned port;
2098 u8 val, bit;
2099 u64 gpa;
34f80cfa 2100
ce2ac085
JR
2101 if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
2102 return NESTED_EXIT_HOST;
34f80cfa 2103
ce2ac085
JR
2104 port = svm->vmcb->control.exit_info_1 >> 16;
2105 gpa = svm->nested.vmcb_iopm + (port / 8);
2106 bit = port % 8;
2107 val = 0;
2108
2109 if (kvm_read_guest(svm->vcpu.kvm, gpa, &val, 1))
2110 val &= (1 << bit);
2111
2112 return val ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
34f80cfa
JR
2113}
2114
d2477826 2115static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
4c2161ae 2116{
0d6b3537
JR
2117 u32 offset, msr, value;
2118 int write, mask;
4c2161ae 2119
3d62d9aa 2120 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
d2477826 2121 return NESTED_EXIT_HOST;
3d62d9aa 2122
0d6b3537
JR
2123 msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
2124 offset = svm_msrpm_offset(msr);
2125 write = svm->vmcb->control.exit_info_1 & 1;
2126 mask = 1 << ((2 * (msr & 0xf)) + write);
3d62d9aa 2127
0d6b3537
JR
2128 if (offset == MSR_INVALID)
2129 return NESTED_EXIT_DONE;
4c2161ae 2130
0d6b3537
JR
2131 /* Offset is in 32 bit units but need in 8 bit units */
2132 offset *= 4;
4c2161ae 2133
0d6b3537
JR
2134 if (kvm_read_guest(svm->vcpu.kvm, svm->nested.vmcb_msrpm + offset, &value, 4))
2135 return NESTED_EXIT_DONE;
3d62d9aa 2136
0d6b3537 2137 return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
4c2161ae
JR
2138}
2139
410e4d57 2140static int nested_svm_exit_special(struct vcpu_svm *svm)
cf74a78b 2141{
cf74a78b 2142 u32 exit_code = svm->vmcb->control.exit_code;
4c2161ae 2143
410e4d57
JR
2144 switch (exit_code) {
2145 case SVM_EXIT_INTR:
2146 case SVM_EXIT_NMI:
ff47a49b 2147 case SVM_EXIT_EXCP_BASE + MC_VECTOR:
410e4d57 2148 return NESTED_EXIT_HOST;
410e4d57 2149 case SVM_EXIT_NPF:
e0231715 2150 /* For now we are always handling NPFs when using them */
410e4d57
JR
2151 if (npt_enabled)
2152 return NESTED_EXIT_HOST;
2153 break;
410e4d57 2154 case SVM_EXIT_EXCP_BASE + PF_VECTOR:
631bc487
GN
2155 /* When we're shadowing, trap PFs, but not async PF */
2156 if (!npt_enabled && svm->apf_reason == 0)
410e4d57
JR
2157 return NESTED_EXIT_HOST;
2158 break;
66a562f7
JR
2159 case SVM_EXIT_EXCP_BASE + NM_VECTOR:
2160 nm_interception(svm);
2161 break;
410e4d57
JR
2162 default:
2163 break;
cf74a78b
AG
2164 }
2165
410e4d57
JR
2166 return NESTED_EXIT_CONTINUE;
2167}
2168
2169/*
2170 * If this function returns true, this #vmexit was already handled
2171 */
b8e88bc8 2172static int nested_svm_intercept(struct vcpu_svm *svm)
410e4d57
JR
2173{
2174 u32 exit_code = svm->vmcb->control.exit_code;
2175 int vmexit = NESTED_EXIT_HOST;
2176
cf74a78b 2177 switch (exit_code) {
9c4e40b9 2178 case SVM_EXIT_MSR:
3d62d9aa 2179 vmexit = nested_svm_exit_handled_msr(svm);
9c4e40b9 2180 break;
ce2ac085
JR
2181 case SVM_EXIT_IOIO:
2182 vmexit = nested_svm_intercept_ioio(svm);
2183 break;
4ee546b4
RJ
2184 case SVM_EXIT_READ_CR0 ... SVM_EXIT_WRITE_CR8: {
2185 u32 bit = 1U << (exit_code - SVM_EXIT_READ_CR0);
2186 if (svm->nested.intercept_cr & bit)
410e4d57 2187 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2188 break;
2189 }
3aed041a
JR
2190 case SVM_EXIT_READ_DR0 ... SVM_EXIT_WRITE_DR7: {
2191 u32 bit = 1U << (exit_code - SVM_EXIT_READ_DR0);
2192 if (svm->nested.intercept_dr & bit)
410e4d57 2193 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2194 break;
2195 }
2196 case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
2197 u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
aad42c64 2198 if (svm->nested.intercept_exceptions & excp_bits)
410e4d57 2199 vmexit = NESTED_EXIT_DONE;
631bc487
GN
2200 /* async page fault always cause vmexit */
2201 else if ((exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR) &&
2202 svm->apf_reason != 0)
2203 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2204 break;
2205 }
228070b1
JR
2206 case SVM_EXIT_ERR: {
2207 vmexit = NESTED_EXIT_DONE;
2208 break;
2209 }
cf74a78b
AG
2210 default: {
2211 u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
aad42c64 2212 if (svm->nested.intercept & exit_bits)
410e4d57 2213 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2214 }
2215 }
2216
b8e88bc8
JR
2217 return vmexit;
2218}
2219
2220static int nested_svm_exit_handled(struct vcpu_svm *svm)
2221{
2222 int vmexit;
2223
2224 vmexit = nested_svm_intercept(svm);
2225
2226 if (vmexit == NESTED_EXIT_DONE)
9c4e40b9 2227 nested_svm_vmexit(svm);
9c4e40b9
JR
2228
2229 return vmexit;
cf74a78b
AG
2230}
2231
0460a979
JR
2232static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
2233{
2234 struct vmcb_control_area *dst = &dst_vmcb->control;
2235 struct vmcb_control_area *from = &from_vmcb->control;
2236
4ee546b4 2237 dst->intercept_cr = from->intercept_cr;
3aed041a 2238 dst->intercept_dr = from->intercept_dr;
0460a979
JR
2239 dst->intercept_exceptions = from->intercept_exceptions;
2240 dst->intercept = from->intercept;
2241 dst->iopm_base_pa = from->iopm_base_pa;
2242 dst->msrpm_base_pa = from->msrpm_base_pa;
2243 dst->tsc_offset = from->tsc_offset;
2244 dst->asid = from->asid;
2245 dst->tlb_ctl = from->tlb_ctl;
2246 dst->int_ctl = from->int_ctl;
2247 dst->int_vector = from->int_vector;
2248 dst->int_state = from->int_state;
2249 dst->exit_code = from->exit_code;
2250 dst->exit_code_hi = from->exit_code_hi;
2251 dst->exit_info_1 = from->exit_info_1;
2252 dst->exit_info_2 = from->exit_info_2;
2253 dst->exit_int_info = from->exit_int_info;
2254 dst->exit_int_info_err = from->exit_int_info_err;
2255 dst->nested_ctl = from->nested_ctl;
2256 dst->event_inj = from->event_inj;
2257 dst->event_inj_err = from->event_inj_err;
2258 dst->nested_cr3 = from->nested_cr3;
2259 dst->lbr_ctl = from->lbr_ctl;
2260}
2261
34f80cfa 2262static int nested_svm_vmexit(struct vcpu_svm *svm)
cf74a78b 2263{
34f80cfa 2264 struct vmcb *nested_vmcb;
e6aa9abd 2265 struct vmcb *hsave = svm->nested.hsave;
33740e40 2266 struct vmcb *vmcb = svm->vmcb;
7597f129 2267 struct page *page;
cf74a78b 2268
17897f36
JR
2269 trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
2270 vmcb->control.exit_info_1,
2271 vmcb->control.exit_info_2,
2272 vmcb->control.exit_int_info,
e097e5ff
SH
2273 vmcb->control.exit_int_info_err,
2274 KVM_ISA_SVM);
17897f36 2275
7597f129 2276 nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
34f80cfa
JR
2277 if (!nested_vmcb)
2278 return 1;
2279
2030753d
JR
2280 /* Exit Guest-Mode */
2281 leave_guest_mode(&svm->vcpu);
06fc7772
JR
2282 svm->nested.vmcb = 0;
2283
cf74a78b 2284 /* Give the current vmcb to the guest */
33740e40
JR
2285 disable_gif(svm);
2286
2287 nested_vmcb->save.es = vmcb->save.es;
2288 nested_vmcb->save.cs = vmcb->save.cs;
2289 nested_vmcb->save.ss = vmcb->save.ss;
2290 nested_vmcb->save.ds = vmcb->save.ds;
2291 nested_vmcb->save.gdtr = vmcb->save.gdtr;
2292 nested_vmcb->save.idtr = vmcb->save.idtr;
3f6a9d16 2293 nested_vmcb->save.efer = svm->vcpu.arch.efer;
cdbbdc12 2294 nested_vmcb->save.cr0 = kvm_read_cr0(&svm->vcpu);
9f8fe504 2295 nested_vmcb->save.cr3 = kvm_read_cr3(&svm->vcpu);
33740e40 2296 nested_vmcb->save.cr2 = vmcb->save.cr2;
cdbbdc12 2297 nested_vmcb->save.cr4 = svm->vcpu.arch.cr4;
f6e78475 2298 nested_vmcb->save.rflags = kvm_get_rflags(&svm->vcpu);
33740e40
JR
2299 nested_vmcb->save.rip = vmcb->save.rip;
2300 nested_vmcb->save.rsp = vmcb->save.rsp;
2301 nested_vmcb->save.rax = vmcb->save.rax;
2302 nested_vmcb->save.dr7 = vmcb->save.dr7;
2303 nested_vmcb->save.dr6 = vmcb->save.dr6;
2304 nested_vmcb->save.cpl = vmcb->save.cpl;
2305
2306 nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
2307 nested_vmcb->control.int_vector = vmcb->control.int_vector;
2308 nested_vmcb->control.int_state = vmcb->control.int_state;
2309 nested_vmcb->control.exit_code = vmcb->control.exit_code;
2310 nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
2311 nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
2312 nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
2313 nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
2314 nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
7a190667 2315 nested_vmcb->control.next_rip = vmcb->control.next_rip;
8d23c466
AG
2316
2317 /*
2318 * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
2319 * to make sure that we do not lose injected events. So check event_inj
2320 * here and copy it to exit_int_info if it is valid.
2321 * Exit_int_info and event_inj can't be both valid because the case
2322 * below only happens on a VMRUN instruction intercept which has
2323 * no valid exit_int_info set.
2324 */
2325 if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
2326 struct vmcb_control_area *nc = &nested_vmcb->control;
2327
2328 nc->exit_int_info = vmcb->control.event_inj;
2329 nc->exit_int_info_err = vmcb->control.event_inj_err;
2330 }
2331
33740e40
JR
2332 nested_vmcb->control.tlb_ctl = 0;
2333 nested_vmcb->control.event_inj = 0;
2334 nested_vmcb->control.event_inj_err = 0;
cf74a78b
AG
2335
2336 /* We always set V_INTR_MASKING and remember the old value in hflags */
2337 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
2338 nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
2339
cf74a78b 2340 /* Restore the original control entries */
0460a979 2341 copy_vmcb_control_area(vmcb, hsave);
cf74a78b 2342
219b65dc
AG
2343 kvm_clear_exception_queue(&svm->vcpu);
2344 kvm_clear_interrupt_queue(&svm->vcpu);
cf74a78b 2345
4b16184c
JR
2346 svm->nested.nested_cr3 = 0;
2347
cf74a78b
AG
2348 /* Restore selected save entries */
2349 svm->vmcb->save.es = hsave->save.es;
2350 svm->vmcb->save.cs = hsave->save.cs;
2351 svm->vmcb->save.ss = hsave->save.ss;
2352 svm->vmcb->save.ds = hsave->save.ds;
2353 svm->vmcb->save.gdtr = hsave->save.gdtr;
2354 svm->vmcb->save.idtr = hsave->save.idtr;
f6e78475 2355 kvm_set_rflags(&svm->vcpu, hsave->save.rflags);
cf74a78b
AG
2356 svm_set_efer(&svm->vcpu, hsave->save.efer);
2357 svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
2358 svm_set_cr4(&svm->vcpu, hsave->save.cr4);
2359 if (npt_enabled) {
2360 svm->vmcb->save.cr3 = hsave->save.cr3;
2361 svm->vcpu.arch.cr3 = hsave->save.cr3;
2362 } else {
2390218b 2363 (void)kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
cf74a78b
AG
2364 }
2365 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
2366 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
2367 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
2368 svm->vmcb->save.dr7 = 0;
2369 svm->vmcb->save.cpl = 0;
2370 svm->vmcb->control.exit_int_info = 0;
2371
8d28fec4
RJ
2372 mark_all_dirty(svm->vmcb);
2373
7597f129 2374 nested_svm_unmap(page);
cf74a78b 2375
4b16184c 2376 nested_svm_uninit_mmu_context(&svm->vcpu);
cf74a78b
AG
2377 kvm_mmu_reset_context(&svm->vcpu);
2378 kvm_mmu_load(&svm->vcpu);
2379
2380 return 0;
2381}
3d6368ef 2382
9738b2c9 2383static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
3d6368ef 2384{
323c3d80
JR
2385 /*
2386 * This function merges the msr permission bitmaps of kvm and the
c5ec2e56 2387 * nested vmcb. It is optimized in that it only merges the parts where
323c3d80
JR
2388 * the kvm msr permission bitmap may contain zero bits
2389 */
3d6368ef 2390 int i;
9738b2c9 2391
323c3d80
JR
2392 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
2393 return true;
9738b2c9 2394
323c3d80
JR
2395 for (i = 0; i < MSRPM_OFFSETS; i++) {
2396 u32 value, p;
2397 u64 offset;
9738b2c9 2398
323c3d80
JR
2399 if (msrpm_offsets[i] == 0xffffffff)
2400 break;
3d6368ef 2401
0d6b3537
JR
2402 p = msrpm_offsets[i];
2403 offset = svm->nested.vmcb_msrpm + (p * 4);
323c3d80
JR
2404
2405 if (kvm_read_guest(svm->vcpu.kvm, offset, &value, 4))
2406 return false;
2407
2408 svm->nested.msrpm[p] = svm->msrpm[p] | value;
2409 }
3d6368ef 2410
323c3d80 2411 svm->vmcb->control.msrpm_base_pa = __pa(svm->nested.msrpm);
9738b2c9
JR
2412
2413 return true;
3d6368ef
AG
2414}
2415
52c65a30
JR
2416static bool nested_vmcb_checks(struct vmcb *vmcb)
2417{
2418 if ((vmcb->control.intercept & (1ULL << INTERCEPT_VMRUN)) == 0)
2419 return false;
2420
dbe77584
JR
2421 if (vmcb->control.asid == 0)
2422 return false;
2423
4b16184c
JR
2424 if (vmcb->control.nested_ctl && !npt_enabled)
2425 return false;
2426
52c65a30
JR
2427 return true;
2428}
2429
9738b2c9 2430static bool nested_svm_vmrun(struct vcpu_svm *svm)
3d6368ef 2431{
9738b2c9 2432 struct vmcb *nested_vmcb;
e6aa9abd 2433 struct vmcb *hsave = svm->nested.hsave;
defbba56 2434 struct vmcb *vmcb = svm->vmcb;
7597f129 2435 struct page *page;
06fc7772 2436 u64 vmcb_gpa;
3d6368ef 2437
06fc7772 2438 vmcb_gpa = svm->vmcb->save.rax;
3d6368ef 2439
7597f129 2440 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9738b2c9
JR
2441 if (!nested_vmcb)
2442 return false;
2443
52c65a30
JR
2444 if (!nested_vmcb_checks(nested_vmcb)) {
2445 nested_vmcb->control.exit_code = SVM_EXIT_ERR;
2446 nested_vmcb->control.exit_code_hi = 0;
2447 nested_vmcb->control.exit_info_1 = 0;
2448 nested_vmcb->control.exit_info_2 = 0;
2449
2450 nested_svm_unmap(page);
2451
2452 return false;
2453 }
2454
b75f4eb3 2455 trace_kvm_nested_vmrun(svm->vmcb->save.rip, vmcb_gpa,
0ac406de
JR
2456 nested_vmcb->save.rip,
2457 nested_vmcb->control.int_ctl,
2458 nested_vmcb->control.event_inj,
2459 nested_vmcb->control.nested_ctl);
2460
4ee546b4
RJ
2461 trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr & 0xffff,
2462 nested_vmcb->control.intercept_cr >> 16,
2e554e8d
JR
2463 nested_vmcb->control.intercept_exceptions,
2464 nested_vmcb->control.intercept);
2465
3d6368ef 2466 /* Clear internal status */
219b65dc
AG
2467 kvm_clear_exception_queue(&svm->vcpu);
2468 kvm_clear_interrupt_queue(&svm->vcpu);
3d6368ef 2469
e0231715
JR
2470 /*
2471 * Save the old vmcb, so we don't need to pick what we save, but can
2472 * restore everything when a VMEXIT occurs
2473 */
defbba56
JR
2474 hsave->save.es = vmcb->save.es;
2475 hsave->save.cs = vmcb->save.cs;
2476 hsave->save.ss = vmcb->save.ss;
2477 hsave->save.ds = vmcb->save.ds;
2478 hsave->save.gdtr = vmcb->save.gdtr;
2479 hsave->save.idtr = vmcb->save.idtr;
f6801dff 2480 hsave->save.efer = svm->vcpu.arch.efer;
4d4ec087 2481 hsave->save.cr0 = kvm_read_cr0(&svm->vcpu);
defbba56 2482 hsave->save.cr4 = svm->vcpu.arch.cr4;
f6e78475 2483 hsave->save.rflags = kvm_get_rflags(&svm->vcpu);
b75f4eb3 2484 hsave->save.rip = kvm_rip_read(&svm->vcpu);
defbba56
JR
2485 hsave->save.rsp = vmcb->save.rsp;
2486 hsave->save.rax = vmcb->save.rax;
2487 if (npt_enabled)
2488 hsave->save.cr3 = vmcb->save.cr3;
2489 else
9f8fe504 2490 hsave->save.cr3 = kvm_read_cr3(&svm->vcpu);
defbba56 2491
0460a979 2492 copy_vmcb_control_area(hsave, vmcb);
3d6368ef 2493
f6e78475 2494 if (kvm_get_rflags(&svm->vcpu) & X86_EFLAGS_IF)
3d6368ef
AG
2495 svm->vcpu.arch.hflags |= HF_HIF_MASK;
2496 else
2497 svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
2498
4b16184c
JR
2499 if (nested_vmcb->control.nested_ctl) {
2500 kvm_mmu_unload(&svm->vcpu);
2501 svm->nested.nested_cr3 = nested_vmcb->control.nested_cr3;
2502 nested_svm_init_mmu_context(&svm->vcpu);
2503 }
2504
3d6368ef
AG
2505 /* Load the nested guest state */
2506 svm->vmcb->save.es = nested_vmcb->save.es;
2507 svm->vmcb->save.cs = nested_vmcb->save.cs;
2508 svm->vmcb->save.ss = nested_vmcb->save.ss;
2509 svm->vmcb->save.ds = nested_vmcb->save.ds;
2510 svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
2511 svm->vmcb->save.idtr = nested_vmcb->save.idtr;
f6e78475 2512 kvm_set_rflags(&svm->vcpu, nested_vmcb->save.rflags);
3d6368ef
AG
2513 svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
2514 svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
2515 svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
2516 if (npt_enabled) {
2517 svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
2518 svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
0e5cbe36 2519 } else
2390218b 2520 (void)kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
0e5cbe36
JR
2521
2522 /* Guest paging mode is active - reset mmu */
2523 kvm_mmu_reset_context(&svm->vcpu);
2524
defbba56 2525 svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
3d6368ef
AG
2526 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
2527 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
2528 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
e0231715 2529
3d6368ef
AG
2530 /* In case we don't even reach vcpu_run, the fields are not updated */
2531 svm->vmcb->save.rax = nested_vmcb->save.rax;
2532 svm->vmcb->save.rsp = nested_vmcb->save.rsp;
2533 svm->vmcb->save.rip = nested_vmcb->save.rip;
2534 svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
2535 svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
2536 svm->vmcb->save.cpl = nested_vmcb->save.cpl;
2537
f7138538 2538 svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
ce2ac085 2539 svm->nested.vmcb_iopm = nested_vmcb->control.iopm_base_pa & ~0x0fffULL;
3d6368ef 2540
aad42c64 2541 /* cache intercepts */
4ee546b4 2542 svm->nested.intercept_cr = nested_vmcb->control.intercept_cr;
3aed041a 2543 svm->nested.intercept_dr = nested_vmcb->control.intercept_dr;
aad42c64
JR
2544 svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
2545 svm->nested.intercept = nested_vmcb->control.intercept;
2546
f40f6a45 2547 svm_flush_tlb(&svm->vcpu);
3d6368ef 2548 svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
3d6368ef
AG
2549 if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
2550 svm->vcpu.arch.hflags |= HF_VINTR_MASK;
2551 else
2552 svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
2553
88ab24ad
JR
2554 if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
2555 /* We only want the cr8 intercept bits of the guest */
4ee546b4
RJ
2556 clr_cr_intercept(svm, INTERCEPT_CR8_READ);
2557 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
88ab24ad
JR
2558 }
2559
0d945bd9 2560 /* We don't want to see VMMCALLs from a nested guest */
8a05a1b8 2561 clr_intercept(svm, INTERCEPT_VMMCALL);
0d945bd9 2562
88ab24ad 2563 svm->vmcb->control.lbr_ctl = nested_vmcb->control.lbr_ctl;
3d6368ef
AG
2564 svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
2565 svm->vmcb->control.int_state = nested_vmcb->control.int_state;
2566 svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
3d6368ef
AG
2567 svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
2568 svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
2569
7597f129 2570 nested_svm_unmap(page);
9738b2c9 2571
2030753d
JR
2572 /* Enter Guest-Mode */
2573 enter_guest_mode(&svm->vcpu);
2574
384c6368
JR
2575 /*
2576 * Merge guest and host intercepts - must be called with vcpu in
2577 * guest-mode to take affect here
2578 */
2579 recalc_intercepts(svm);
2580
06fc7772 2581 svm->nested.vmcb = vmcb_gpa;
9738b2c9 2582
2af9194d 2583 enable_gif(svm);
3d6368ef 2584
8d28fec4
RJ
2585 mark_all_dirty(svm->vmcb);
2586
9738b2c9 2587 return true;
3d6368ef
AG
2588}
2589
9966bf68 2590static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
5542675b
AG
2591{
2592 to_vmcb->save.fs = from_vmcb->save.fs;
2593 to_vmcb->save.gs = from_vmcb->save.gs;
2594 to_vmcb->save.tr = from_vmcb->save.tr;
2595 to_vmcb->save.ldtr = from_vmcb->save.ldtr;
2596 to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
2597 to_vmcb->save.star = from_vmcb->save.star;
2598 to_vmcb->save.lstar = from_vmcb->save.lstar;
2599 to_vmcb->save.cstar = from_vmcb->save.cstar;
2600 to_vmcb->save.sfmask = from_vmcb->save.sfmask;
2601 to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
2602 to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
2603 to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
5542675b
AG
2604}
2605
851ba692 2606static int vmload_interception(struct vcpu_svm *svm)
5542675b 2607{
9966bf68 2608 struct vmcb *nested_vmcb;
7597f129 2609 struct page *page;
9966bf68 2610
5542675b
AG
2611 if (nested_svm_check_permissions(svm))
2612 return 1;
2613
7597f129 2614 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
2615 if (!nested_vmcb)
2616 return 1;
2617
e3e9ed3d
JR
2618 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2619 skip_emulated_instruction(&svm->vcpu);
2620
9966bf68 2621 nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
7597f129 2622 nested_svm_unmap(page);
5542675b
AG
2623
2624 return 1;
2625}
2626
851ba692 2627static int vmsave_interception(struct vcpu_svm *svm)
5542675b 2628{
9966bf68 2629 struct vmcb *nested_vmcb;
7597f129 2630 struct page *page;
9966bf68 2631
5542675b
AG
2632 if (nested_svm_check_permissions(svm))
2633 return 1;
2634
7597f129 2635 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
2636 if (!nested_vmcb)
2637 return 1;
2638
e3e9ed3d
JR
2639 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2640 skip_emulated_instruction(&svm->vcpu);
2641
9966bf68 2642 nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
7597f129 2643 nested_svm_unmap(page);
5542675b
AG
2644
2645 return 1;
2646}
2647
851ba692 2648static int vmrun_interception(struct vcpu_svm *svm)
3d6368ef 2649{
3d6368ef
AG
2650 if (nested_svm_check_permissions(svm))
2651 return 1;
2652
b75f4eb3
RJ
2653 /* Save rip after vmrun instruction */
2654 kvm_rip_write(&svm->vcpu, kvm_rip_read(&svm->vcpu) + 3);
3d6368ef 2655
9738b2c9 2656 if (!nested_svm_vmrun(svm))
3d6368ef
AG
2657 return 1;
2658
9738b2c9 2659 if (!nested_svm_vmrun_msrpm(svm))
1f8da478
JR
2660 goto failed;
2661
2662 return 1;
2663
2664failed:
2665
2666 svm->vmcb->control.exit_code = SVM_EXIT_ERR;
2667 svm->vmcb->control.exit_code_hi = 0;
2668 svm->vmcb->control.exit_info_1 = 0;
2669 svm->vmcb->control.exit_info_2 = 0;
2670
2671 nested_svm_vmexit(svm);
3d6368ef
AG
2672
2673 return 1;
2674}
2675
851ba692 2676static int stgi_interception(struct vcpu_svm *svm)
1371d904
AG
2677{
2678 if (nested_svm_check_permissions(svm))
2679 return 1;
2680
2681 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2682 skip_emulated_instruction(&svm->vcpu);
3842d135 2683 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
1371d904 2684
2af9194d 2685 enable_gif(svm);
1371d904
AG
2686
2687 return 1;
2688}
2689
851ba692 2690static int clgi_interception(struct vcpu_svm *svm)
1371d904
AG
2691{
2692 if (nested_svm_check_permissions(svm))
2693 return 1;
2694
2695 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2696 skip_emulated_instruction(&svm->vcpu);
2697
2af9194d 2698 disable_gif(svm);
1371d904
AG
2699
2700 /* After a CLGI no interrupts should come */
2701 svm_clear_vintr(svm);
2702 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
2703
decdbf6a
JR
2704 mark_dirty(svm->vmcb, VMCB_INTR);
2705
1371d904
AG
2706 return 1;
2707}
2708
851ba692 2709static int invlpga_interception(struct vcpu_svm *svm)
ff092385
AG
2710{
2711 struct kvm_vcpu *vcpu = &svm->vcpu;
ff092385 2712
ec1ff790
JR
2713 trace_kvm_invlpga(svm->vmcb->save.rip, vcpu->arch.regs[VCPU_REGS_RCX],
2714 vcpu->arch.regs[VCPU_REGS_RAX]);
2715
ff092385
AG
2716 /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2717 kvm_mmu_invlpg(vcpu, vcpu->arch.regs[VCPU_REGS_RAX]);
2718
2719 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2720 skip_emulated_instruction(&svm->vcpu);
2721 return 1;
2722}
2723
532a46b9
JR
2724static int skinit_interception(struct vcpu_svm *svm)
2725{
2726 trace_kvm_skinit(svm->vmcb->save.rip, svm->vcpu.arch.regs[VCPU_REGS_RAX]);
2727
2728 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2729 return 1;
2730}
2731
81dd35d4
JR
2732static int xsetbv_interception(struct vcpu_svm *svm)
2733{
2734 u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
2735 u32 index = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);
2736
2737 if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
2738 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2739 skip_emulated_instruction(&svm->vcpu);
2740 }
2741
2742 return 1;
2743}
2744
851ba692 2745static int invalid_op_interception(struct vcpu_svm *svm)
6aa8b732 2746{
7ee5d940 2747 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
6aa8b732
AK
2748 return 1;
2749}
2750
851ba692 2751static int task_switch_interception(struct vcpu_svm *svm)
6aa8b732 2752{
37817f29 2753 u16 tss_selector;
64a7ec06
GN
2754 int reason;
2755 int int_type = svm->vmcb->control.exit_int_info &
2756 SVM_EXITINTINFO_TYPE_MASK;
8317c298 2757 int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
fe8e7f83
GN
2758 uint32_t type =
2759 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
2760 uint32_t idt_v =
2761 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
e269fb21
JK
2762 bool has_error_code = false;
2763 u32 error_code = 0;
37817f29
IE
2764
2765 tss_selector = (u16)svm->vmcb->control.exit_info_1;
64a7ec06 2766
37817f29
IE
2767 if (svm->vmcb->control.exit_info_2 &
2768 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
64a7ec06
GN
2769 reason = TASK_SWITCH_IRET;
2770 else if (svm->vmcb->control.exit_info_2 &
2771 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
2772 reason = TASK_SWITCH_JMP;
fe8e7f83 2773 else if (idt_v)
64a7ec06
GN
2774 reason = TASK_SWITCH_GATE;
2775 else
2776 reason = TASK_SWITCH_CALL;
2777
fe8e7f83
GN
2778 if (reason == TASK_SWITCH_GATE) {
2779 switch (type) {
2780 case SVM_EXITINTINFO_TYPE_NMI:
2781 svm->vcpu.arch.nmi_injected = false;
2782 break;
2783 case SVM_EXITINTINFO_TYPE_EXEPT:
e269fb21
JK
2784 if (svm->vmcb->control.exit_info_2 &
2785 (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
2786 has_error_code = true;
2787 error_code =
2788 (u32)svm->vmcb->control.exit_info_2;
2789 }
fe8e7f83
GN
2790 kvm_clear_exception_queue(&svm->vcpu);
2791 break;
2792 case SVM_EXITINTINFO_TYPE_INTR:
2793 kvm_clear_interrupt_queue(&svm->vcpu);
2794 break;
2795 default:
2796 break;
2797 }
2798 }
64a7ec06 2799
8317c298
GN
2800 if (reason != TASK_SWITCH_GATE ||
2801 int_type == SVM_EXITINTINFO_TYPE_SOFT ||
2802 (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
f629cf84
GN
2803 (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
2804 skip_emulated_instruction(&svm->vcpu);
64a7ec06 2805
7f3d35fd
KW
2806 if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
2807 int_vec = -1;
2808
2809 if (kvm_task_switch(&svm->vcpu, tss_selector, int_vec, reason,
acb54517
GN
2810 has_error_code, error_code) == EMULATE_FAIL) {
2811 svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
2812 svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
2813 svm->vcpu.run->internal.ndata = 0;
2814 return 0;
2815 }
2816 return 1;
6aa8b732
AK
2817}
2818
851ba692 2819static int cpuid_interception(struct vcpu_svm *svm)
6aa8b732 2820{
5fdbf976 2821 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 2822 kvm_emulate_cpuid(&svm->vcpu);
06465c5a 2823 return 1;
6aa8b732
AK
2824}
2825
851ba692 2826static int iret_interception(struct vcpu_svm *svm)
95ba8273
GN
2827{
2828 ++svm->vcpu.stat.nmi_window_exits;
8a05a1b8 2829 clr_intercept(svm, INTERCEPT_IRET);
44c11430 2830 svm->vcpu.arch.hflags |= HF_IRET_MASK;
bd3d1ec3 2831 svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
95ba8273
GN
2832 return 1;
2833}
2834
851ba692 2835static int invlpg_interception(struct vcpu_svm *svm)
a7052897 2836{
df4f3108
AP
2837 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2838 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
2839
2840 kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
2841 skip_emulated_instruction(&svm->vcpu);
2842 return 1;
a7052897
MT
2843}
2844
851ba692 2845static int emulate_on_interception(struct vcpu_svm *svm)
6aa8b732 2846{
51d8b661 2847 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
6aa8b732
AK
2848}
2849
332b56e4
AK
2850static int rdpmc_interception(struct vcpu_svm *svm)
2851{
2852 int err;
2853
2854 if (!static_cpu_has(X86_FEATURE_NRIPS))
2855 return emulate_on_interception(svm);
2856
2857 err = kvm_rdpmc(&svm->vcpu);
2858 kvm_complete_insn_gp(&svm->vcpu, err);
2859
2860 return 1;
2861}
2862
628afd2a
JR
2863bool check_selective_cr0_intercepted(struct vcpu_svm *svm, unsigned long val)
2864{
2865 unsigned long cr0 = svm->vcpu.arch.cr0;
2866 bool ret = false;
2867 u64 intercept;
2868
2869 intercept = svm->nested.intercept;
2870
2871 if (!is_guest_mode(&svm->vcpu) ||
2872 (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0))))
2873 return false;
2874
2875 cr0 &= ~SVM_CR0_SELECTIVE_MASK;
2876 val &= ~SVM_CR0_SELECTIVE_MASK;
2877
2878 if (cr0 ^ val) {
2879 svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
2880 ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
2881 }
2882
2883 return ret;
2884}
2885
7ff76d58
AP
2886#define CR_VALID (1ULL << 63)
2887
2888static int cr_interception(struct vcpu_svm *svm)
2889{
2890 int reg, cr;
2891 unsigned long val;
2892 int err;
2893
2894 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2895 return emulate_on_interception(svm);
2896
2897 if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2898 return emulate_on_interception(svm);
2899
2900 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2901 cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2902
2903 err = 0;
2904 if (cr >= 16) { /* mov to cr */
2905 cr -= 16;
2906 val = kvm_register_read(&svm->vcpu, reg);
2907 switch (cr) {
2908 case 0:
628afd2a
JR
2909 if (!check_selective_cr0_intercepted(svm, val))
2910 err = kvm_set_cr0(&svm->vcpu, val);
977b2d03
JR
2911 else
2912 return 1;
2913
7ff76d58
AP
2914 break;
2915 case 3:
2916 err = kvm_set_cr3(&svm->vcpu, val);
2917 break;
2918 case 4:
2919 err = kvm_set_cr4(&svm->vcpu, val);
2920 break;
2921 case 8:
2922 err = kvm_set_cr8(&svm->vcpu, val);
2923 break;
2924 default:
2925 WARN(1, "unhandled write to CR%d", cr);
2926 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2927 return 1;
2928 }
2929 } else { /* mov from cr */
2930 switch (cr) {
2931 case 0:
2932 val = kvm_read_cr0(&svm->vcpu);
2933 break;
2934 case 2:
2935 val = svm->vcpu.arch.cr2;
2936 break;
2937 case 3:
9f8fe504 2938 val = kvm_read_cr3(&svm->vcpu);
7ff76d58
AP
2939 break;
2940 case 4:
2941 val = kvm_read_cr4(&svm->vcpu);
2942 break;
2943 case 8:
2944 val = kvm_get_cr8(&svm->vcpu);
2945 break;
2946 default:
2947 WARN(1, "unhandled read from CR%d", cr);
2948 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2949 return 1;
2950 }
2951 kvm_register_write(&svm->vcpu, reg, val);
2952 }
2953 kvm_complete_insn_gp(&svm->vcpu, err);
2954
2955 return 1;
2956}
2957
cae3797a
AP
2958static int dr_interception(struct vcpu_svm *svm)
2959{
2960 int reg, dr;
2961 unsigned long val;
2962 int err;
2963
2964 if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
2965 return emulate_on_interception(svm);
2966
2967 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2968 dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2969
2970 if (dr >= 16) { /* mov to DRn */
2971 val = kvm_register_read(&svm->vcpu, reg);
2972 kvm_set_dr(&svm->vcpu, dr - 16, val);
2973 } else {
2974 err = kvm_get_dr(&svm->vcpu, dr, &val);
2975 if (!err)
2976 kvm_register_write(&svm->vcpu, reg, val);
2977 }
2978
2c46d2ae
JR
2979 skip_emulated_instruction(&svm->vcpu);
2980
cae3797a
AP
2981 return 1;
2982}
2983
851ba692 2984static int cr8_write_interception(struct vcpu_svm *svm)
1d075434 2985{
851ba692 2986 struct kvm_run *kvm_run = svm->vcpu.run;
eea1cff9 2987 int r;
851ba692 2988
0a5fff19
GN
2989 u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
2990 /* instruction emulation calls kvm_set_cr8() */
7ff76d58 2991 r = cr_interception(svm);
95ba8273 2992 if (irqchip_in_kernel(svm->vcpu.kvm)) {
4ee546b4 2993 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
7ff76d58 2994 return r;
95ba8273 2995 }
0a5fff19 2996 if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
7ff76d58 2997 return r;
1d075434
JR
2998 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
2999 return 0;
3000}
3001
886b470c 3002u64 svm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
d5c1785d
NHE
3003{
3004 struct vmcb *vmcb = get_host_vmcb(to_svm(vcpu));
3005 return vmcb->control.tsc_offset +
886b470c 3006 svm_scale_tsc(vcpu, host_tsc);
d5c1785d
NHE
3007}
3008
6aa8b732
AK
3009static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
3010{
a2fa3e9f
GH
3011 struct vcpu_svm *svm = to_svm(vcpu);
3012
6aa8b732 3013 switch (ecx) {
af24a4e4 3014 case MSR_IA32_TSC: {
45133eca 3015 *data = svm->vmcb->control.tsc_offset +
fbc0db76
JR
3016 svm_scale_tsc(vcpu, native_read_tsc());
3017
6aa8b732
AK
3018 break;
3019 }
8c06585d 3020 case MSR_STAR:
a2fa3e9f 3021 *data = svm->vmcb->save.star;
6aa8b732 3022 break;
0e859cac 3023#ifdef CONFIG_X86_64
6aa8b732 3024 case MSR_LSTAR:
a2fa3e9f 3025 *data = svm->vmcb->save.lstar;
6aa8b732
AK
3026 break;
3027 case MSR_CSTAR:
a2fa3e9f 3028 *data = svm->vmcb->save.cstar;
6aa8b732
AK
3029 break;
3030 case MSR_KERNEL_GS_BASE:
a2fa3e9f 3031 *data = svm->vmcb->save.kernel_gs_base;
6aa8b732
AK
3032 break;
3033 case MSR_SYSCALL_MASK:
a2fa3e9f 3034 *data = svm->vmcb->save.sfmask;
6aa8b732
AK
3035 break;
3036#endif
3037 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 3038 *data = svm->vmcb->save.sysenter_cs;
6aa8b732
AK
3039 break;
3040 case MSR_IA32_SYSENTER_EIP:
017cb99e 3041 *data = svm->sysenter_eip;
6aa8b732
AK
3042 break;
3043 case MSR_IA32_SYSENTER_ESP:
017cb99e 3044 *data = svm->sysenter_esp;
6aa8b732 3045 break;
e0231715
JR
3046 /*
3047 * Nobody will change the following 5 values in the VMCB so we can
3048 * safely return them on rdmsr. They will always be 0 until LBRV is
3049 * implemented.
3050 */
a2938c80
JR
3051 case MSR_IA32_DEBUGCTLMSR:
3052 *data = svm->vmcb->save.dbgctl;
3053 break;
3054 case MSR_IA32_LASTBRANCHFROMIP:
3055 *data = svm->vmcb->save.br_from;
3056 break;
3057 case MSR_IA32_LASTBRANCHTOIP:
3058 *data = svm->vmcb->save.br_to;
3059 break;
3060 case MSR_IA32_LASTINTFROMIP:
3061 *data = svm->vmcb->save.last_excp_from;
3062 break;
3063 case MSR_IA32_LASTINTTOIP:
3064 *data = svm->vmcb->save.last_excp_to;
3065 break;
b286d5d8 3066 case MSR_VM_HSAVE_PA:
e6aa9abd 3067 *data = svm->nested.hsave_msr;
b286d5d8 3068 break;
eb6f302e 3069 case MSR_VM_CR:
4a810181 3070 *data = svm->nested.vm_cr_msr;
eb6f302e 3071 break;
c8a73f18
AG
3072 case MSR_IA32_UCODE_REV:
3073 *data = 0x01000065;
3074 break;
6aa8b732 3075 default:
3bab1f5d 3076 return kvm_get_msr_common(vcpu, ecx, data);
6aa8b732
AK
3077 }
3078 return 0;
3079}
3080
851ba692 3081static int rdmsr_interception(struct vcpu_svm *svm)
6aa8b732 3082{
ad312c7c 3083 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
6aa8b732
AK
3084 u64 data;
3085
59200273
AK
3086 if (svm_get_msr(&svm->vcpu, ecx, &data)) {
3087 trace_kvm_msr_read_ex(ecx);
c1a5d4f9 3088 kvm_inject_gp(&svm->vcpu, 0);
59200273 3089 } else {
229456fc 3090 trace_kvm_msr_read(ecx, data);
af9ca2d7 3091
5fdbf976 3092 svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
ad312c7c 3093 svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
5fdbf976 3094 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 3095 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
3096 }
3097 return 1;
3098}
3099
4a810181
JR
3100static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
3101{
3102 struct vcpu_svm *svm = to_svm(vcpu);
3103 int svm_dis, chg_mask;
3104
3105 if (data & ~SVM_VM_CR_VALID_MASK)
3106 return 1;
3107
3108 chg_mask = SVM_VM_CR_VALID_MASK;
3109
3110 if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
3111 chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
3112
3113 svm->nested.vm_cr_msr &= ~chg_mask;
3114 svm->nested.vm_cr_msr |= (data & chg_mask);
3115
3116 svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
3117
3118 /* check for svm_disable while efer.svme is set */
3119 if (svm_dis && (vcpu->arch.efer & EFER_SVME))
3120 return 1;
3121
3122 return 0;
3123}
3124
8fe8ab46 3125static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
6aa8b732 3126{
a2fa3e9f
GH
3127 struct vcpu_svm *svm = to_svm(vcpu);
3128
8fe8ab46
WA
3129 u32 ecx = msr->index;
3130 u64 data = msr->data;
6aa8b732 3131 switch (ecx) {
f4e1b3c8 3132 case MSR_IA32_TSC:
8fe8ab46 3133 kvm_write_tsc(vcpu, msr);
6aa8b732 3134 break;
8c06585d 3135 case MSR_STAR:
a2fa3e9f 3136 svm->vmcb->save.star = data;
6aa8b732 3137 break;
49b14f24 3138#ifdef CONFIG_X86_64
6aa8b732 3139 case MSR_LSTAR:
a2fa3e9f 3140 svm->vmcb->save.lstar = data;
6aa8b732
AK
3141 break;
3142 case MSR_CSTAR:
a2fa3e9f 3143 svm->vmcb->save.cstar = data;
6aa8b732
AK
3144 break;
3145 case MSR_KERNEL_GS_BASE:
a2fa3e9f 3146 svm->vmcb->save.kernel_gs_base = data;
6aa8b732
AK
3147 break;
3148 case MSR_SYSCALL_MASK:
a2fa3e9f 3149 svm->vmcb->save.sfmask = data;
6aa8b732
AK
3150 break;
3151#endif
3152 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 3153 svm->vmcb->save.sysenter_cs = data;
6aa8b732
AK
3154 break;
3155 case MSR_IA32_SYSENTER_EIP:
017cb99e 3156 svm->sysenter_eip = data;
a2fa3e9f 3157 svm->vmcb->save.sysenter_eip = data;
6aa8b732
AK
3158 break;
3159 case MSR_IA32_SYSENTER_ESP:
017cb99e 3160 svm->sysenter_esp = data;
a2fa3e9f 3161 svm->vmcb->save.sysenter_esp = data;
6aa8b732 3162 break;
a2938c80 3163 case MSR_IA32_DEBUGCTLMSR:
2a6b20b8 3164 if (!boot_cpu_has(X86_FEATURE_LBRV)) {
a737f256
CD
3165 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
3166 __func__, data);
24e09cbf
JR
3167 break;
3168 }
3169 if (data & DEBUGCTL_RESERVED_BITS)
3170 return 1;
3171
3172 svm->vmcb->save.dbgctl = data;
b53ba3f9 3173 mark_dirty(svm->vmcb, VMCB_LBR);
24e09cbf
JR
3174 if (data & (1ULL<<0))
3175 svm_enable_lbrv(svm);
3176 else
3177 svm_disable_lbrv(svm);
a2938c80 3178 break;
b286d5d8 3179 case MSR_VM_HSAVE_PA:
e6aa9abd 3180 svm->nested.hsave_msr = data;
62b9abaa 3181 break;
3c5d0a44 3182 case MSR_VM_CR:
4a810181 3183 return svm_set_vm_cr(vcpu, data);
3c5d0a44 3184 case MSR_VM_IGNNE:
a737f256 3185 vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
3c5d0a44 3186 break;
6aa8b732 3187 default:
8fe8ab46 3188 return kvm_set_msr_common(vcpu, msr);
6aa8b732
AK
3189 }
3190 return 0;
3191}
3192
851ba692 3193static int wrmsr_interception(struct vcpu_svm *svm)
6aa8b732 3194{
8fe8ab46 3195 struct msr_data msr;
ad312c7c 3196 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
5fdbf976 3197 u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
ad312c7c 3198 | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
af9ca2d7 3199
8fe8ab46
WA
3200 msr.data = data;
3201 msr.index = ecx;
3202 msr.host_initiated = false;
af9ca2d7 3203
5fdbf976 3204 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
8fe8ab46 3205 if (svm_set_msr(&svm->vcpu, &msr)) {
59200273 3206 trace_kvm_msr_write_ex(ecx, data);
c1a5d4f9 3207 kvm_inject_gp(&svm->vcpu, 0);
59200273
AK
3208 } else {
3209 trace_kvm_msr_write(ecx, data);
e756fc62 3210 skip_emulated_instruction(&svm->vcpu);
59200273 3211 }
6aa8b732
AK
3212 return 1;
3213}
3214
851ba692 3215static int msr_interception(struct vcpu_svm *svm)
6aa8b732 3216{
e756fc62 3217 if (svm->vmcb->control.exit_info_1)
851ba692 3218 return wrmsr_interception(svm);
6aa8b732 3219 else
851ba692 3220 return rdmsr_interception(svm);
6aa8b732
AK
3221}
3222
851ba692 3223static int interrupt_window_interception(struct vcpu_svm *svm)
c1150d8c 3224{
851ba692
AK
3225 struct kvm_run *kvm_run = svm->vcpu.run;
3226
3842d135 3227 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
f0b85051 3228 svm_clear_vintr(svm);
85f455f7 3229 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
decdbf6a 3230 mark_dirty(svm->vmcb, VMCB_INTR);
675acb75 3231 ++svm->vcpu.stat.irq_window_exits;
c1150d8c
DL
3232 /*
3233 * If the user space waits to inject interrupts, exit as soon as
3234 * possible
3235 */
8061823a
GN
3236 if (!irqchip_in_kernel(svm->vcpu.kvm) &&
3237 kvm_run->request_interrupt_window &&
3238 !kvm_cpu_has_interrupt(&svm->vcpu)) {
c1150d8c
DL
3239 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
3240 return 0;
3241 }
3242
3243 return 1;
3244}
3245
565d0998
ML
3246static int pause_interception(struct vcpu_svm *svm)
3247{
3248 kvm_vcpu_on_spin(&(svm->vcpu));
3249 return 1;
3250}
3251
09941fbb 3252static int (*const svm_exit_handlers[])(struct vcpu_svm *svm) = {
7ff76d58
AP
3253 [SVM_EXIT_READ_CR0] = cr_interception,
3254 [SVM_EXIT_READ_CR3] = cr_interception,
3255 [SVM_EXIT_READ_CR4] = cr_interception,
3256 [SVM_EXIT_READ_CR8] = cr_interception,
d225157b 3257 [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception,
628afd2a 3258 [SVM_EXIT_WRITE_CR0] = cr_interception,
7ff76d58
AP
3259 [SVM_EXIT_WRITE_CR3] = cr_interception,
3260 [SVM_EXIT_WRITE_CR4] = cr_interception,
e0231715 3261 [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
cae3797a
AP
3262 [SVM_EXIT_READ_DR0] = dr_interception,
3263 [SVM_EXIT_READ_DR1] = dr_interception,
3264 [SVM_EXIT_READ_DR2] = dr_interception,
3265 [SVM_EXIT_READ_DR3] = dr_interception,
3266 [SVM_EXIT_READ_DR4] = dr_interception,
3267 [SVM_EXIT_READ_DR5] = dr_interception,
3268 [SVM_EXIT_READ_DR6] = dr_interception,
3269 [SVM_EXIT_READ_DR7] = dr_interception,
3270 [SVM_EXIT_WRITE_DR0] = dr_interception,
3271 [SVM_EXIT_WRITE_DR1] = dr_interception,
3272 [SVM_EXIT_WRITE_DR2] = dr_interception,
3273 [SVM_EXIT_WRITE_DR3] = dr_interception,
3274 [SVM_EXIT_WRITE_DR4] = dr_interception,
3275 [SVM_EXIT_WRITE_DR5] = dr_interception,
3276 [SVM_EXIT_WRITE_DR6] = dr_interception,
3277 [SVM_EXIT_WRITE_DR7] = dr_interception,
d0bfb940
JK
3278 [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
3279 [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
7aa81cc0 3280 [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
e0231715
JR
3281 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
3282 [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
3283 [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
3284 [SVM_EXIT_INTR] = intr_interception,
c47f098d 3285 [SVM_EXIT_NMI] = nmi_interception,
6aa8b732
AK
3286 [SVM_EXIT_SMI] = nop_on_interception,
3287 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 3288 [SVM_EXIT_VINTR] = interrupt_window_interception,
332b56e4 3289 [SVM_EXIT_RDPMC] = rdpmc_interception,
6aa8b732 3290 [SVM_EXIT_CPUID] = cpuid_interception,
95ba8273 3291 [SVM_EXIT_IRET] = iret_interception,
cf5a94d1 3292 [SVM_EXIT_INVD] = emulate_on_interception,
565d0998 3293 [SVM_EXIT_PAUSE] = pause_interception,
6aa8b732 3294 [SVM_EXIT_HLT] = halt_interception,
a7052897 3295 [SVM_EXIT_INVLPG] = invlpg_interception,
ff092385 3296 [SVM_EXIT_INVLPGA] = invlpga_interception,
e0231715 3297 [SVM_EXIT_IOIO] = io_interception,
6aa8b732
AK
3298 [SVM_EXIT_MSR] = msr_interception,
3299 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 3300 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
3d6368ef 3301 [SVM_EXIT_VMRUN] = vmrun_interception,
02e235bc 3302 [SVM_EXIT_VMMCALL] = vmmcall_interception,
5542675b
AG
3303 [SVM_EXIT_VMLOAD] = vmload_interception,
3304 [SVM_EXIT_VMSAVE] = vmsave_interception,
1371d904
AG
3305 [SVM_EXIT_STGI] = stgi_interception,
3306 [SVM_EXIT_CLGI] = clgi_interception,
532a46b9 3307 [SVM_EXIT_SKINIT] = skinit_interception,
cf5a94d1 3308 [SVM_EXIT_WBINVD] = emulate_on_interception,
916ce236
JR
3309 [SVM_EXIT_MONITOR] = invalid_op_interception,
3310 [SVM_EXIT_MWAIT] = invalid_op_interception,
81dd35d4 3311 [SVM_EXIT_XSETBV] = xsetbv_interception,
709ddebf 3312 [SVM_EXIT_NPF] = pf_interception,
6aa8b732
AK
3313};
3314
ae8cc059 3315static void dump_vmcb(struct kvm_vcpu *vcpu)
3f10c846
JR
3316{
3317 struct vcpu_svm *svm = to_svm(vcpu);
3318 struct vmcb_control_area *control = &svm->vmcb->control;
3319 struct vmcb_save_area *save = &svm->vmcb->save;
3320
3321 pr_err("VMCB Control Area:\n");
ae8cc059
JP
3322 pr_err("%-20s%04x\n", "cr_read:", control->intercept_cr & 0xffff);
3323 pr_err("%-20s%04x\n", "cr_write:", control->intercept_cr >> 16);
3324 pr_err("%-20s%04x\n", "dr_read:", control->intercept_dr & 0xffff);
3325 pr_err("%-20s%04x\n", "dr_write:", control->intercept_dr >> 16);
3326 pr_err("%-20s%08x\n", "exceptions:", control->intercept_exceptions);
3327 pr_err("%-20s%016llx\n", "intercepts:", control->intercept);
3328 pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
3329 pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
3330 pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
3331 pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
3332 pr_err("%-20s%d\n", "asid:", control->asid);
3333 pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
3334 pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
3335 pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
3336 pr_err("%-20s%08x\n", "int_state:", control->int_state);
3337 pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
3338 pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
3339 pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
3340 pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
3341 pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
3342 pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
3343 pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
3344 pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
3345 pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
3346 pr_err("%-20s%lld\n", "lbr_ctl:", control->lbr_ctl);
3347 pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3f10c846 3348 pr_err("VMCB State Save Area:\n");
ae8cc059
JP
3349 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3350 "es:",
3351 save->es.selector, save->es.attrib,
3352 save->es.limit, save->es.base);
3353 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3354 "cs:",
3355 save->cs.selector, save->cs.attrib,
3356 save->cs.limit, save->cs.base);
3357 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3358 "ss:",
3359 save->ss.selector, save->ss.attrib,
3360 save->ss.limit, save->ss.base);
3361 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3362 "ds:",
3363 save->ds.selector, save->ds.attrib,
3364 save->ds.limit, save->ds.base);
3365 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3366 "fs:",
3367 save->fs.selector, save->fs.attrib,
3368 save->fs.limit, save->fs.base);
3369 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3370 "gs:",
3371 save->gs.selector, save->gs.attrib,
3372 save->gs.limit, save->gs.base);
3373 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3374 "gdtr:",
3375 save->gdtr.selector, save->gdtr.attrib,
3376 save->gdtr.limit, save->gdtr.base);
3377 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3378 "ldtr:",
3379 save->ldtr.selector, save->ldtr.attrib,
3380 save->ldtr.limit, save->ldtr.base);
3381 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3382 "idtr:",
3383 save->idtr.selector, save->idtr.attrib,
3384 save->idtr.limit, save->idtr.base);
3385 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3386 "tr:",
3387 save->tr.selector, save->tr.attrib,
3388 save->tr.limit, save->tr.base);
3f10c846
JR
3389 pr_err("cpl: %d efer: %016llx\n",
3390 save->cpl, save->efer);
ae8cc059
JP
3391 pr_err("%-15s %016llx %-13s %016llx\n",
3392 "cr0:", save->cr0, "cr2:", save->cr2);
3393 pr_err("%-15s %016llx %-13s %016llx\n",
3394 "cr3:", save->cr3, "cr4:", save->cr4);
3395 pr_err("%-15s %016llx %-13s %016llx\n",
3396 "dr6:", save->dr6, "dr7:", save->dr7);
3397 pr_err("%-15s %016llx %-13s %016llx\n",
3398 "rip:", save->rip, "rflags:", save->rflags);
3399 pr_err("%-15s %016llx %-13s %016llx\n",
3400 "rsp:", save->rsp, "rax:", save->rax);
3401 pr_err("%-15s %016llx %-13s %016llx\n",
3402 "star:", save->star, "lstar:", save->lstar);
3403 pr_err("%-15s %016llx %-13s %016llx\n",
3404 "cstar:", save->cstar, "sfmask:", save->sfmask);
3405 pr_err("%-15s %016llx %-13s %016llx\n",
3406 "kernel_gs_base:", save->kernel_gs_base,
3407 "sysenter_cs:", save->sysenter_cs);
3408 pr_err("%-15s %016llx %-13s %016llx\n",
3409 "sysenter_esp:", save->sysenter_esp,
3410 "sysenter_eip:", save->sysenter_eip);
3411 pr_err("%-15s %016llx %-13s %016llx\n",
3412 "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
3413 pr_err("%-15s %016llx %-13s %016llx\n",
3414 "br_from:", save->br_from, "br_to:", save->br_to);
3415 pr_err("%-15s %016llx %-13s %016llx\n",
3416 "excp_from:", save->last_excp_from,
3417 "excp_to:", save->last_excp_to);
3f10c846
JR
3418}
3419
586f9607
AK
3420static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
3421{
3422 struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;
3423
3424 *info1 = control->exit_info_1;
3425 *info2 = control->exit_info_2;
3426}
3427
851ba692 3428static int handle_exit(struct kvm_vcpu *vcpu)
6aa8b732 3429{
04d2cc77 3430 struct vcpu_svm *svm = to_svm(vcpu);
851ba692 3431 struct kvm_run *kvm_run = vcpu->run;
a2fa3e9f 3432 u32 exit_code = svm->vmcb->control.exit_code;
6aa8b732 3433
4ee546b4 3434 if (!is_cr_intercept(svm, INTERCEPT_CR0_WRITE))
2be4fc7a
JR
3435 vcpu->arch.cr0 = svm->vmcb->save.cr0;
3436 if (npt_enabled)
3437 vcpu->arch.cr3 = svm->vmcb->save.cr3;
af9ca2d7 3438
cd3ff653
JR
3439 if (unlikely(svm->nested.exit_required)) {
3440 nested_svm_vmexit(svm);
3441 svm->nested.exit_required = false;
3442
3443 return 1;
3444 }
3445
2030753d 3446 if (is_guest_mode(vcpu)) {
410e4d57
JR
3447 int vmexit;
3448
d8cabddf
JR
3449 trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
3450 svm->vmcb->control.exit_info_1,
3451 svm->vmcb->control.exit_info_2,
3452 svm->vmcb->control.exit_int_info,
e097e5ff
SH
3453 svm->vmcb->control.exit_int_info_err,
3454 KVM_ISA_SVM);
d8cabddf 3455
410e4d57
JR
3456 vmexit = nested_svm_exit_special(svm);
3457
3458 if (vmexit == NESTED_EXIT_CONTINUE)
3459 vmexit = nested_svm_exit_handled(svm);
3460
3461 if (vmexit == NESTED_EXIT_DONE)
cf74a78b 3462 return 1;
cf74a78b
AG
3463 }
3464
a5c3832d
JR
3465 svm_complete_interrupts(svm);
3466
04d2cc77
AK
3467 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
3468 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
3469 kvm_run->fail_entry.hardware_entry_failure_reason
3470 = svm->vmcb->control.exit_code;
3f10c846
JR
3471 pr_err("KVM: FAILED VMRUN WITH VMCB:\n");
3472 dump_vmcb(vcpu);
04d2cc77
AK
3473 return 0;
3474 }
3475
a2fa3e9f 3476 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
709ddebf 3477 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
55c5e464
JR
3478 exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
3479 exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
6614c7d0 3480 printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
6aa8b732 3481 "exit_code 0x%x\n",
b8688d51 3482 __func__, svm->vmcb->control.exit_int_info,
6aa8b732
AK
3483 exit_code);
3484
9d8f549d 3485 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
56919c5c 3486 || !svm_exit_handlers[exit_code]) {
6aa8b732 3487 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
364b625b 3488 kvm_run->hw.hardware_exit_reason = exit_code;
6aa8b732
AK
3489 return 0;
3490 }
3491
851ba692 3492 return svm_exit_handlers[exit_code](svm);
6aa8b732
AK
3493}
3494
3495static void reload_tss(struct kvm_vcpu *vcpu)
3496{
3497 int cpu = raw_smp_processor_id();
3498
0fe1e009
TH
3499 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
3500 sd->tss_desc->type = 9; /* available 32/64-bit TSS */
6aa8b732
AK
3501 load_TR_desc();
3502}
3503
e756fc62 3504static void pre_svm_run(struct vcpu_svm *svm)
6aa8b732
AK
3505{
3506 int cpu = raw_smp_processor_id();
3507
0fe1e009 3508 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
6aa8b732 3509
4b656b12 3510 /* FIXME: handle wraparound of asid_generation */
0fe1e009
TH
3511 if (svm->asid_generation != sd->asid_generation)
3512 new_asid(svm, sd);
6aa8b732
AK
3513}
3514
95ba8273
GN
3515static void svm_inject_nmi(struct kvm_vcpu *vcpu)
3516{
3517 struct vcpu_svm *svm = to_svm(vcpu);
3518
3519 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
3520 vcpu->arch.hflags |= HF_NMI_MASK;
8a05a1b8 3521 set_intercept(svm, INTERCEPT_IRET);
95ba8273
GN
3522 ++vcpu->stat.nmi_injections;
3523}
6aa8b732 3524
85f455f7 3525static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
6aa8b732
AK
3526{
3527 struct vmcb_control_area *control;
3528
e756fc62 3529 control = &svm->vmcb->control;
85f455f7 3530 control->int_vector = irq;
6aa8b732
AK
3531 control->int_ctl &= ~V_INTR_PRIO_MASK;
3532 control->int_ctl |= V_IRQ_MASK |
3533 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
decdbf6a 3534 mark_dirty(svm->vmcb, VMCB_INTR);
6aa8b732
AK
3535}
3536
66fd3f7f 3537static void svm_set_irq(struct kvm_vcpu *vcpu)
2a8067f1
ED
3538{
3539 struct vcpu_svm *svm = to_svm(vcpu);
3540
2af9194d 3541 BUG_ON(!(gif_set(svm)));
cf74a78b 3542
9fb2d2b4
GN
3543 trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
3544 ++vcpu->stat.irq_injections;
3545
219b65dc
AG
3546 svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
3547 SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
2a8067f1
ED
3548}
3549
95ba8273 3550static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
aaacfc9a
JR
3551{
3552 struct vcpu_svm *svm = to_svm(vcpu);
aaacfc9a 3553
2030753d 3554 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3555 return;
3556
95ba8273 3557 if (irr == -1)
aaacfc9a
JR
3558 return;
3559
95ba8273 3560 if (tpr >= irr)
4ee546b4 3561 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
95ba8273 3562}
aaacfc9a 3563
8d14695f
YZ
3564static void svm_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
3565{
3566 return;
3567}
3568
c7c9c56c
YZ
3569static int svm_vm_has_apicv(struct kvm *kvm)
3570{
3571 return 0;
3572}
3573
3574static void svm_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
3575{
3576 return;
3577}
3578
3579static void svm_hwapic_isr_update(struct kvm *kvm, int isr)
3580{
3581 return;
3582}
3583
a20ed54d
YZ
3584static void svm_sync_pir_to_irr(struct kvm_vcpu *vcpu)
3585{
3586 return;
3587}
3588
95ba8273
GN
3589static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
3590{
3591 struct vcpu_svm *svm = to_svm(vcpu);
3592 struct vmcb *vmcb = svm->vmcb;
924584cc
JR
3593 int ret;
3594 ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
3595 !(svm->vcpu.arch.hflags & HF_NMI_MASK);
3596 ret = ret && gif_set(svm) && nested_svm_nmi(svm);
3597
3598 return ret;
aaacfc9a
JR
3599}
3600
3cfc3092
JK
3601static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
3602{
3603 struct vcpu_svm *svm = to_svm(vcpu);
3604
3605 return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
3606}
3607
3608static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
3609{
3610 struct vcpu_svm *svm = to_svm(vcpu);
3611
3612 if (masked) {
3613 svm->vcpu.arch.hflags |= HF_NMI_MASK;
8a05a1b8 3614 set_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
3615 } else {
3616 svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
8a05a1b8 3617 clr_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
3618 }
3619}
3620
78646121
GN
3621static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
3622{
3623 struct vcpu_svm *svm = to_svm(vcpu);
3624 struct vmcb *vmcb = svm->vmcb;
7fcdb510
JR
3625 int ret;
3626
3627 if (!gif_set(svm) ||
3628 (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
3629 return 0;
3630
f6e78475 3631 ret = !!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF);
7fcdb510 3632
2030753d 3633 if (is_guest_mode(vcpu))
7fcdb510
JR
3634 return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
3635
3636 return ret;
78646121
GN
3637}
3638
730dca42 3639static int enable_irq_window(struct kvm_vcpu *vcpu)
6aa8b732 3640{
219b65dc 3641 struct vcpu_svm *svm = to_svm(vcpu);
219b65dc 3642
e0231715
JR
3643 /*
3644 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
3645 * 1, because that's a separate STGI/VMRUN intercept. The next time we
3646 * get that intercept, this function will be called again though and
3647 * we'll get the vintr intercept.
3648 */
8fe54654 3649 if (gif_set(svm) && nested_svm_intr(svm)) {
219b65dc
AG
3650 svm_set_vintr(svm);
3651 svm_inject_irq(svm, 0x0);
3652 }
730dca42 3653 return 0;
85f455f7
ED
3654}
3655
03b28f81 3656static int enable_nmi_window(struct kvm_vcpu *vcpu)
c1150d8c 3657{
04d2cc77 3658 struct vcpu_svm *svm = to_svm(vcpu);
c1150d8c 3659
44c11430
GN
3660 if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
3661 == HF_NMI_MASK)
03b28f81 3662 return 0; /* IRET will cause a vm exit */
44c11430 3663
e0231715
JR
3664 /*
3665 * Something prevents NMI from been injected. Single step over possible
3666 * problem (IRET or exception injection or interrupt shadow)
3667 */
6be7d306 3668 svm->nmi_singlestep = true;
44c11430 3669 svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
c8639010 3670 update_db_bp_intercept(vcpu);
03b28f81 3671 return 0;
c1150d8c
DL
3672}
3673
cbc94022
IE
3674static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
3675{
3676 return 0;
3677}
3678
d9e368d6
AK
3679static void svm_flush_tlb(struct kvm_vcpu *vcpu)
3680{
38e5e92f
JR
3681 struct vcpu_svm *svm = to_svm(vcpu);
3682
3683 if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
3684 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
3685 else
3686 svm->asid_generation--;
d9e368d6
AK
3687}
3688
04d2cc77
AK
3689static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
3690{
3691}
3692
d7bf8221
JR
3693static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
3694{
3695 struct vcpu_svm *svm = to_svm(vcpu);
3696
2030753d 3697 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3698 return;
3699
4ee546b4 3700 if (!is_cr_intercept(svm, INTERCEPT_CR8_WRITE)) {
d7bf8221 3701 int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
615d5193 3702 kvm_set_cr8(vcpu, cr8);
d7bf8221
JR
3703 }
3704}
3705
649d6864
JR
3706static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
3707{
3708 struct vcpu_svm *svm = to_svm(vcpu);
3709 u64 cr8;
3710
2030753d 3711 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3712 return;
3713
649d6864
JR
3714 cr8 = kvm_get_cr8(vcpu);
3715 svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
3716 svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
3717}
3718
9222be18
GN
3719static void svm_complete_interrupts(struct vcpu_svm *svm)
3720{
3721 u8 vector;
3722 int type;
3723 u32 exitintinfo = svm->vmcb->control.exit_int_info;
66b7138f
JK
3724 unsigned int3_injected = svm->int3_injected;
3725
3726 svm->int3_injected = 0;
9222be18 3727
bd3d1ec3
AK
3728 /*
3729 * If we've made progress since setting HF_IRET_MASK, we've
3730 * executed an IRET and can allow NMI injection.
3731 */
3732 if ((svm->vcpu.arch.hflags & HF_IRET_MASK)
3733 && kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip) {
44c11430 3734 svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3842d135
AK
3735 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3736 }
44c11430 3737
9222be18
GN
3738 svm->vcpu.arch.nmi_injected = false;
3739 kvm_clear_exception_queue(&svm->vcpu);
3740 kvm_clear_interrupt_queue(&svm->vcpu);
3741
3742 if (!(exitintinfo & SVM_EXITINTINFO_VALID))
3743 return;
3744
3842d135
AK
3745 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3746
9222be18
GN
3747 vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
3748 type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
3749
3750 switch (type) {
3751 case SVM_EXITINTINFO_TYPE_NMI:
3752 svm->vcpu.arch.nmi_injected = true;
3753 break;
3754 case SVM_EXITINTINFO_TYPE_EXEPT:
66b7138f
JK
3755 /*
3756 * In case of software exceptions, do not reinject the vector,
3757 * but re-execute the instruction instead. Rewind RIP first
3758 * if we emulated INT3 before.
3759 */
3760 if (kvm_exception_is_soft(vector)) {
3761 if (vector == BP_VECTOR && int3_injected &&
3762 kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
3763 kvm_rip_write(&svm->vcpu,
3764 kvm_rip_read(&svm->vcpu) -
3765 int3_injected);
9222be18 3766 break;
66b7138f 3767 }
9222be18
GN
3768 if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
3769 u32 err = svm->vmcb->control.exit_int_info_err;
ce7ddec4 3770 kvm_requeue_exception_e(&svm->vcpu, vector, err);
9222be18
GN
3771
3772 } else
ce7ddec4 3773 kvm_requeue_exception(&svm->vcpu, vector);
9222be18
GN
3774 break;
3775 case SVM_EXITINTINFO_TYPE_INTR:
66fd3f7f 3776 kvm_queue_interrupt(&svm->vcpu, vector, false);
9222be18
GN
3777 break;
3778 default:
3779 break;
3780 }
3781}
3782
b463a6f7
AK
3783static void svm_cancel_injection(struct kvm_vcpu *vcpu)
3784{
3785 struct vcpu_svm *svm = to_svm(vcpu);
3786 struct vmcb_control_area *control = &svm->vmcb->control;
3787
3788 control->exit_int_info = control->event_inj;
3789 control->exit_int_info_err = control->event_inj_err;
3790 control->event_inj = 0;
3791 svm_complete_interrupts(svm);
3792}
3793
851ba692 3794static void svm_vcpu_run(struct kvm_vcpu *vcpu)
6aa8b732 3795{
a2fa3e9f 3796 struct vcpu_svm *svm = to_svm(vcpu);
d9e368d6 3797
2041a06a
JR
3798 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
3799 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
3800 svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
3801
cd3ff653
JR
3802 /*
3803 * A vmexit emulation is required before the vcpu can be executed
3804 * again.
3805 */
3806 if (unlikely(svm->nested.exit_required))
3807 return;
3808
e756fc62 3809 pre_svm_run(svm);
6aa8b732 3810
649d6864
JR
3811 sync_lapic_to_cr8(vcpu);
3812
cda0ffdd 3813 svm->vmcb->save.cr2 = vcpu->arch.cr2;
6aa8b732 3814
04d2cc77
AK
3815 clgi();
3816
3817 local_irq_enable();
36241b8c 3818
6aa8b732 3819 asm volatile (
7454766f
AK
3820 "push %%" _ASM_BP "; \n\t"
3821 "mov %c[rbx](%[svm]), %%" _ASM_BX " \n\t"
3822 "mov %c[rcx](%[svm]), %%" _ASM_CX " \n\t"
3823 "mov %c[rdx](%[svm]), %%" _ASM_DX " \n\t"
3824 "mov %c[rsi](%[svm]), %%" _ASM_SI " \n\t"
3825 "mov %c[rdi](%[svm]), %%" _ASM_DI " \n\t"
3826 "mov %c[rbp](%[svm]), %%" _ASM_BP " \n\t"
05b3e0c2 3827#ifdef CONFIG_X86_64
fb3f0f51
RR
3828 "mov %c[r8](%[svm]), %%r8 \n\t"
3829 "mov %c[r9](%[svm]), %%r9 \n\t"
3830 "mov %c[r10](%[svm]), %%r10 \n\t"
3831 "mov %c[r11](%[svm]), %%r11 \n\t"
3832 "mov %c[r12](%[svm]), %%r12 \n\t"
3833 "mov %c[r13](%[svm]), %%r13 \n\t"
3834 "mov %c[r14](%[svm]), %%r14 \n\t"
3835 "mov %c[r15](%[svm]), %%r15 \n\t"
6aa8b732
AK
3836#endif
3837
6aa8b732 3838 /* Enter guest mode */
7454766f
AK
3839 "push %%" _ASM_AX " \n\t"
3840 "mov %c[vmcb](%[svm]), %%" _ASM_AX " \n\t"
4ecac3fd
AK
3841 __ex(SVM_VMLOAD) "\n\t"
3842 __ex(SVM_VMRUN) "\n\t"
3843 __ex(SVM_VMSAVE) "\n\t"
7454766f 3844 "pop %%" _ASM_AX " \n\t"
6aa8b732
AK
3845
3846 /* Save guest registers, load host registers */
7454766f
AK
3847 "mov %%" _ASM_BX ", %c[rbx](%[svm]) \n\t"
3848 "mov %%" _ASM_CX ", %c[rcx](%[svm]) \n\t"
3849 "mov %%" _ASM_DX ", %c[rdx](%[svm]) \n\t"
3850 "mov %%" _ASM_SI ", %c[rsi](%[svm]) \n\t"
3851 "mov %%" _ASM_DI ", %c[rdi](%[svm]) \n\t"
3852 "mov %%" _ASM_BP ", %c[rbp](%[svm]) \n\t"
05b3e0c2 3853#ifdef CONFIG_X86_64
fb3f0f51
RR
3854 "mov %%r8, %c[r8](%[svm]) \n\t"
3855 "mov %%r9, %c[r9](%[svm]) \n\t"
3856 "mov %%r10, %c[r10](%[svm]) \n\t"
3857 "mov %%r11, %c[r11](%[svm]) \n\t"
3858 "mov %%r12, %c[r12](%[svm]) \n\t"
3859 "mov %%r13, %c[r13](%[svm]) \n\t"
3860 "mov %%r14, %c[r14](%[svm]) \n\t"
3861 "mov %%r15, %c[r15](%[svm]) \n\t"
6aa8b732 3862#endif
7454766f 3863 "pop %%" _ASM_BP
6aa8b732 3864 :
fb3f0f51 3865 : [svm]"a"(svm),
6aa8b732 3866 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
ad312c7c
ZX
3867 [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
3868 [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
3869 [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
3870 [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
3871 [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
3872 [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
05b3e0c2 3873#ifdef CONFIG_X86_64
ad312c7c
ZX
3874 , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
3875 [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
3876 [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
3877 [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
3878 [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
3879 [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
3880 [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
3881 [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
6aa8b732 3882#endif
54a08c04
LV
3883 : "cc", "memory"
3884#ifdef CONFIG_X86_64
7454766f 3885 , "rbx", "rcx", "rdx", "rsi", "rdi"
54a08c04 3886 , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
7454766f
AK
3887#else
3888 , "ebx", "ecx", "edx", "esi", "edi"
54a08c04
LV
3889#endif
3890 );
6aa8b732 3891
82ca2d10
AK
3892#ifdef CONFIG_X86_64
3893 wrmsrl(MSR_GS_BASE, svm->host.gs_base);
3894#else
dacccfdd 3895 loadsegment(fs, svm->host.fs);
831ca609
AK
3896#ifndef CONFIG_X86_32_LAZY_GS
3897 loadsegment(gs, svm->host.gs);
3898#endif
9581d442 3899#endif
6aa8b732
AK
3900
3901 reload_tss(vcpu);
3902
56ba47dd
AK
3903 local_irq_disable();
3904
13c34e07
AK
3905 vcpu->arch.cr2 = svm->vmcb->save.cr2;
3906 vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
3907 vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
3908 vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
3909
1e2b1dd7
JK
3910 trace_kvm_exit(svm->vmcb->control.exit_code, vcpu, KVM_ISA_SVM);
3911
3781c01c
JR
3912 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3913 kvm_before_handle_nmi(&svm->vcpu);
3914
3915 stgi();
3916
3917 /* Any pending NMI will happen here */
3918
3919 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3920 kvm_after_handle_nmi(&svm->vcpu);
3921
d7bf8221
JR
3922 sync_cr8_to_lapic(vcpu);
3923
a2fa3e9f 3924 svm->next_rip = 0;
9222be18 3925
38e5e92f
JR
3926 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3927
631bc487
GN
3928 /* if exit due to PF check for async PF */
3929 if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3930 svm->apf_reason = kvm_read_and_reset_pf_reason();
3931
6de4f3ad
AK
3932 if (npt_enabled) {
3933 vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
3934 vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
3935 }
fe5913e4
JR
3936
3937 /*
3938 * We need to handle MC intercepts here before the vcpu has a chance to
3939 * change the physical cpu
3940 */
3941 if (unlikely(svm->vmcb->control.exit_code ==
3942 SVM_EXIT_EXCP_BASE + MC_VECTOR))
3943 svm_handle_mce(svm);
8d28fec4
RJ
3944
3945 mark_all_clean(svm->vmcb);
6aa8b732
AK
3946}
3947
6aa8b732
AK
3948static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
3949{
a2fa3e9f
GH
3950 struct vcpu_svm *svm = to_svm(vcpu);
3951
3952 svm->vmcb->save.cr3 = root;
dcca1a65 3953 mark_dirty(svm->vmcb, VMCB_CR);
f40f6a45 3954 svm_flush_tlb(vcpu);
6aa8b732
AK
3955}
3956
1c97f0a0
JR
3957static void set_tdp_cr3(struct kvm_vcpu *vcpu, unsigned long root)
3958{
3959 struct vcpu_svm *svm = to_svm(vcpu);
3960
3961 svm->vmcb->control.nested_cr3 = root;
b2747166 3962 mark_dirty(svm->vmcb, VMCB_NPT);
1c97f0a0
JR
3963
3964 /* Also sync guest cr3 here in case we live migrate */
9f8fe504 3965 svm->vmcb->save.cr3 = kvm_read_cr3(vcpu);
dcca1a65 3966 mark_dirty(svm->vmcb, VMCB_CR);
1c97f0a0 3967
f40f6a45 3968 svm_flush_tlb(vcpu);
1c97f0a0
JR
3969}
3970
6aa8b732
AK
3971static int is_disabled(void)
3972{
6031a61c
JR
3973 u64 vm_cr;
3974
3975 rdmsrl(MSR_VM_CR, vm_cr);
3976 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
3977 return 1;
3978
6aa8b732
AK
3979 return 0;
3980}
3981
102d8325
IM
3982static void
3983svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
3984{
3985 /*
3986 * Patch in the VMMCALL instruction:
3987 */
3988 hypercall[0] = 0x0f;
3989 hypercall[1] = 0x01;
3990 hypercall[2] = 0xd9;
102d8325
IM
3991}
3992
002c7f7c
YS
3993static void svm_check_processor_compat(void *rtn)
3994{
3995 *(int *)rtn = 0;
3996}
3997
774ead3a
AK
3998static bool svm_cpu_has_accelerated_tpr(void)
3999{
4000 return false;
4001}
4002
4b12f0de 4003static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
64d4d521
SY
4004{
4005 return 0;
4006}
4007
0e851880
SY
4008static void svm_cpuid_update(struct kvm_vcpu *vcpu)
4009{
4010}
4011
d4330ef2
JR
4012static void svm_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
4013{
c2c63a49 4014 switch (func) {
4c62a2dc
JR
4015 case 0x80000001:
4016 if (nested)
4017 entry->ecx |= (1 << 2); /* Set SVM bit */
4018 break;
c2c63a49
JR
4019 case 0x8000000A:
4020 entry->eax = 1; /* SVM revision 1 */
4021 entry->ebx = 8; /* Lets support 8 ASIDs in case we add proper
4022 ASID emulation to nested SVM */
4023 entry->ecx = 0; /* Reserved */
7a190667
JR
4024 entry->edx = 0; /* Per default do not support any
4025 additional features */
4026
4027 /* Support next_rip if host supports it */
2a6b20b8 4028 if (boot_cpu_has(X86_FEATURE_NRIPS))
7a190667 4029 entry->edx |= SVM_FEATURE_NRIP;
c2c63a49 4030
3d4aeaad
JR
4031 /* Support NPT for the guest if enabled */
4032 if (npt_enabled)
4033 entry->edx |= SVM_FEATURE_NPT;
4034
c2c63a49
JR
4035 break;
4036 }
d4330ef2
JR
4037}
4038
17cc3935 4039static int svm_get_lpage_level(void)
344f414f 4040{
17cc3935 4041 return PT_PDPE_LEVEL;
344f414f
JR
4042}
4043
4e47c7a6
SY
4044static bool svm_rdtscp_supported(void)
4045{
4046 return false;
4047}
4048
ad756a16
MJ
4049static bool svm_invpcid_supported(void)
4050{
4051 return false;
4052}
4053
f5f48ee1
SY
4054static bool svm_has_wbinvd_exit(void)
4055{
4056 return true;
4057}
4058
02daab21
AK
4059static void svm_fpu_deactivate(struct kvm_vcpu *vcpu)
4060{
4061 struct vcpu_svm *svm = to_svm(vcpu);
4062
18c918c5 4063 set_exception_intercept(svm, NM_VECTOR);
66a562f7 4064 update_cr0_intercept(svm);
02daab21
AK
4065}
4066
8061252e 4067#define PRE_EX(exit) { .exit_code = (exit), \
40e19b51 4068 .stage = X86_ICPT_PRE_EXCEPT, }
cfec82cb 4069#define POST_EX(exit) { .exit_code = (exit), \
40e19b51 4070 .stage = X86_ICPT_POST_EXCEPT, }
d7eb8203 4071#define POST_MEM(exit) { .exit_code = (exit), \
40e19b51 4072 .stage = X86_ICPT_POST_MEMACCESS, }
cfec82cb 4073
09941fbb 4074static const struct __x86_intercept {
cfec82cb
JR
4075 u32 exit_code;
4076 enum x86_intercept_stage stage;
cfec82cb
JR
4077} x86_intercept_map[] = {
4078 [x86_intercept_cr_read] = POST_EX(SVM_EXIT_READ_CR0),
4079 [x86_intercept_cr_write] = POST_EX(SVM_EXIT_WRITE_CR0),
4080 [x86_intercept_clts] = POST_EX(SVM_EXIT_WRITE_CR0),
4081 [x86_intercept_lmsw] = POST_EX(SVM_EXIT_WRITE_CR0),
4082 [x86_intercept_smsw] = POST_EX(SVM_EXIT_READ_CR0),
3b88e41a
JR
4083 [x86_intercept_dr_read] = POST_EX(SVM_EXIT_READ_DR0),
4084 [x86_intercept_dr_write] = POST_EX(SVM_EXIT_WRITE_DR0),
dee6bb70
JR
4085 [x86_intercept_sldt] = POST_EX(SVM_EXIT_LDTR_READ),
4086 [x86_intercept_str] = POST_EX(SVM_EXIT_TR_READ),
4087 [x86_intercept_lldt] = POST_EX(SVM_EXIT_LDTR_WRITE),
4088 [x86_intercept_ltr] = POST_EX(SVM_EXIT_TR_WRITE),
4089 [x86_intercept_sgdt] = POST_EX(SVM_EXIT_GDTR_READ),
4090 [x86_intercept_sidt] = POST_EX(SVM_EXIT_IDTR_READ),
4091 [x86_intercept_lgdt] = POST_EX(SVM_EXIT_GDTR_WRITE),
4092 [x86_intercept_lidt] = POST_EX(SVM_EXIT_IDTR_WRITE),
01de8b09
JR
4093 [x86_intercept_vmrun] = POST_EX(SVM_EXIT_VMRUN),
4094 [x86_intercept_vmmcall] = POST_EX(SVM_EXIT_VMMCALL),
4095 [x86_intercept_vmload] = POST_EX(SVM_EXIT_VMLOAD),
4096 [x86_intercept_vmsave] = POST_EX(SVM_EXIT_VMSAVE),
4097 [x86_intercept_stgi] = POST_EX(SVM_EXIT_STGI),
4098 [x86_intercept_clgi] = POST_EX(SVM_EXIT_CLGI),
4099 [x86_intercept_skinit] = POST_EX(SVM_EXIT_SKINIT),
4100 [x86_intercept_invlpga] = POST_EX(SVM_EXIT_INVLPGA),
d7eb8203
JR
4101 [x86_intercept_rdtscp] = POST_EX(SVM_EXIT_RDTSCP),
4102 [x86_intercept_monitor] = POST_MEM(SVM_EXIT_MONITOR),
4103 [x86_intercept_mwait] = POST_EX(SVM_EXIT_MWAIT),
8061252e
JR
4104 [x86_intercept_invlpg] = POST_EX(SVM_EXIT_INVLPG),
4105 [x86_intercept_invd] = POST_EX(SVM_EXIT_INVD),
4106 [x86_intercept_wbinvd] = POST_EX(SVM_EXIT_WBINVD),
4107 [x86_intercept_wrmsr] = POST_EX(SVM_EXIT_MSR),
4108 [x86_intercept_rdtsc] = POST_EX(SVM_EXIT_RDTSC),
4109 [x86_intercept_rdmsr] = POST_EX(SVM_EXIT_MSR),
4110 [x86_intercept_rdpmc] = POST_EX(SVM_EXIT_RDPMC),
4111 [x86_intercept_cpuid] = PRE_EX(SVM_EXIT_CPUID),
4112 [x86_intercept_rsm] = PRE_EX(SVM_EXIT_RSM),
bf608f88
JR
4113 [x86_intercept_pause] = PRE_EX(SVM_EXIT_PAUSE),
4114 [x86_intercept_pushf] = PRE_EX(SVM_EXIT_PUSHF),
4115 [x86_intercept_popf] = PRE_EX(SVM_EXIT_POPF),
4116 [x86_intercept_intn] = PRE_EX(SVM_EXIT_SWINT),
4117 [x86_intercept_iret] = PRE_EX(SVM_EXIT_IRET),
4118 [x86_intercept_icebp] = PRE_EX(SVM_EXIT_ICEBP),
4119 [x86_intercept_hlt] = POST_EX(SVM_EXIT_HLT),
f6511935
JR
4120 [x86_intercept_in] = POST_EX(SVM_EXIT_IOIO),
4121 [x86_intercept_ins] = POST_EX(SVM_EXIT_IOIO),
4122 [x86_intercept_out] = POST_EX(SVM_EXIT_IOIO),
4123 [x86_intercept_outs] = POST_EX(SVM_EXIT_IOIO),
cfec82cb
JR
4124};
4125
8061252e 4126#undef PRE_EX
cfec82cb 4127#undef POST_EX
d7eb8203 4128#undef POST_MEM
cfec82cb 4129
8a76d7f2
JR
4130static int svm_check_intercept(struct kvm_vcpu *vcpu,
4131 struct x86_instruction_info *info,
4132 enum x86_intercept_stage stage)
4133{
cfec82cb
JR
4134 struct vcpu_svm *svm = to_svm(vcpu);
4135 int vmexit, ret = X86EMUL_CONTINUE;
4136 struct __x86_intercept icpt_info;
4137 struct vmcb *vmcb = svm->vmcb;
4138
4139 if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
4140 goto out;
4141
4142 icpt_info = x86_intercept_map[info->intercept];
4143
40e19b51 4144 if (stage != icpt_info.stage)
cfec82cb
JR
4145 goto out;
4146
4147 switch (icpt_info.exit_code) {
4148 case SVM_EXIT_READ_CR0:
4149 if (info->intercept == x86_intercept_cr_read)
4150 icpt_info.exit_code += info->modrm_reg;
4151 break;
4152 case SVM_EXIT_WRITE_CR0: {
4153 unsigned long cr0, val;
4154 u64 intercept;
4155
4156 if (info->intercept == x86_intercept_cr_write)
4157 icpt_info.exit_code += info->modrm_reg;
4158
4159 if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0)
4160 break;
4161
4162 intercept = svm->nested.intercept;
4163
4164 if (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0)))
4165 break;
4166
4167 cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
4168 val = info->src_val & ~SVM_CR0_SELECTIVE_MASK;
4169
4170 if (info->intercept == x86_intercept_lmsw) {
4171 cr0 &= 0xfUL;
4172 val &= 0xfUL;
4173 /* lmsw can't clear PE - catch this here */
4174 if (cr0 & X86_CR0_PE)
4175 val |= X86_CR0_PE;
4176 }
4177
4178 if (cr0 ^ val)
4179 icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;
4180
4181 break;
4182 }
3b88e41a
JR
4183 case SVM_EXIT_READ_DR0:
4184 case SVM_EXIT_WRITE_DR0:
4185 icpt_info.exit_code += info->modrm_reg;
4186 break;
8061252e
JR
4187 case SVM_EXIT_MSR:
4188 if (info->intercept == x86_intercept_wrmsr)
4189 vmcb->control.exit_info_1 = 1;
4190 else
4191 vmcb->control.exit_info_1 = 0;
4192 break;
bf608f88
JR
4193 case SVM_EXIT_PAUSE:
4194 /*
4195 * We get this for NOP only, but pause
4196 * is rep not, check this here
4197 */
4198 if (info->rep_prefix != REPE_PREFIX)
4199 goto out;
f6511935
JR
4200 case SVM_EXIT_IOIO: {
4201 u64 exit_info;
4202 u32 bytes;
4203
4204 exit_info = (vcpu->arch.regs[VCPU_REGS_RDX] & 0xffff) << 16;
4205
4206 if (info->intercept == x86_intercept_in ||
4207 info->intercept == x86_intercept_ins) {
4208 exit_info |= SVM_IOIO_TYPE_MASK;
4209 bytes = info->src_bytes;
4210 } else {
4211 bytes = info->dst_bytes;
4212 }
4213
4214 if (info->intercept == x86_intercept_outs ||
4215 info->intercept == x86_intercept_ins)
4216 exit_info |= SVM_IOIO_STR_MASK;
4217
4218 if (info->rep_prefix)
4219 exit_info |= SVM_IOIO_REP_MASK;
4220
4221 bytes = min(bytes, 4u);
4222
4223 exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;
4224
4225 exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);
4226
4227 vmcb->control.exit_info_1 = exit_info;
4228 vmcb->control.exit_info_2 = info->next_rip;
4229
4230 break;
4231 }
cfec82cb
JR
4232 default:
4233 break;
4234 }
4235
4236 vmcb->control.next_rip = info->next_rip;
4237 vmcb->control.exit_code = icpt_info.exit_code;
4238 vmexit = nested_svm_exit_handled(svm);
4239
4240 ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
4241 : X86EMUL_CONTINUE;
4242
4243out:
4244 return ret;
8a76d7f2
JR
4245}
4246
a547c6db
YZ
4247static void svm_handle_external_intr(struct kvm_vcpu *vcpu)
4248{
4249 local_irq_enable();
4250}
4251
cbdd1bea 4252static struct kvm_x86_ops svm_x86_ops = {
6aa8b732
AK
4253 .cpu_has_kvm_support = has_svm,
4254 .disabled_by_bios = is_disabled,
4255 .hardware_setup = svm_hardware_setup,
4256 .hardware_unsetup = svm_hardware_unsetup,
002c7f7c 4257 .check_processor_compatibility = svm_check_processor_compat,
6aa8b732
AK
4258 .hardware_enable = svm_hardware_enable,
4259 .hardware_disable = svm_hardware_disable,
774ead3a 4260 .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
6aa8b732
AK
4261
4262 .vcpu_create = svm_create_vcpu,
4263 .vcpu_free = svm_free_vcpu,
04d2cc77 4264 .vcpu_reset = svm_vcpu_reset,
6aa8b732 4265
04d2cc77 4266 .prepare_guest_switch = svm_prepare_guest_switch,
6aa8b732
AK
4267 .vcpu_load = svm_vcpu_load,
4268 .vcpu_put = svm_vcpu_put,
4269
c8639010 4270 .update_db_bp_intercept = update_db_bp_intercept,
6aa8b732
AK
4271 .get_msr = svm_get_msr,
4272 .set_msr = svm_set_msr,
4273 .get_segment_base = svm_get_segment_base,
4274 .get_segment = svm_get_segment,
4275 .set_segment = svm_set_segment,
2e4d2653 4276 .get_cpl = svm_get_cpl,
1747fb71 4277 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
e8467fda 4278 .decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
aff48baa 4279 .decache_cr3 = svm_decache_cr3,
25c4c276 4280 .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
6aa8b732 4281 .set_cr0 = svm_set_cr0,
6aa8b732
AK
4282 .set_cr3 = svm_set_cr3,
4283 .set_cr4 = svm_set_cr4,
4284 .set_efer = svm_set_efer,
4285 .get_idt = svm_get_idt,
4286 .set_idt = svm_set_idt,
4287 .get_gdt = svm_get_gdt,
4288 .set_gdt = svm_set_gdt,
020df079 4289 .set_dr7 = svm_set_dr7,
6de4f3ad 4290 .cache_reg = svm_cache_reg,
6aa8b732
AK
4291 .get_rflags = svm_get_rflags,
4292 .set_rflags = svm_set_rflags,
6b52d186 4293 .fpu_activate = svm_fpu_activate,
02daab21 4294 .fpu_deactivate = svm_fpu_deactivate,
6aa8b732 4295
6aa8b732 4296 .tlb_flush = svm_flush_tlb,
6aa8b732 4297
6aa8b732 4298 .run = svm_vcpu_run,
04d2cc77 4299 .handle_exit = handle_exit,
6aa8b732 4300 .skip_emulated_instruction = skip_emulated_instruction,
2809f5d2
GC
4301 .set_interrupt_shadow = svm_set_interrupt_shadow,
4302 .get_interrupt_shadow = svm_get_interrupt_shadow,
102d8325 4303 .patch_hypercall = svm_patch_hypercall,
2a8067f1 4304 .set_irq = svm_set_irq,
95ba8273 4305 .set_nmi = svm_inject_nmi,
298101da 4306 .queue_exception = svm_queue_exception,
b463a6f7 4307 .cancel_injection = svm_cancel_injection,
78646121 4308 .interrupt_allowed = svm_interrupt_allowed,
95ba8273 4309 .nmi_allowed = svm_nmi_allowed,
3cfc3092
JK
4310 .get_nmi_mask = svm_get_nmi_mask,
4311 .set_nmi_mask = svm_set_nmi_mask,
95ba8273
GN
4312 .enable_nmi_window = enable_nmi_window,
4313 .enable_irq_window = enable_irq_window,
4314 .update_cr8_intercept = update_cr8_intercept,
8d14695f 4315 .set_virtual_x2apic_mode = svm_set_virtual_x2apic_mode,
c7c9c56c
YZ
4316 .vm_has_apicv = svm_vm_has_apicv,
4317 .load_eoi_exitmap = svm_load_eoi_exitmap,
4318 .hwapic_isr_update = svm_hwapic_isr_update,
a20ed54d 4319 .sync_pir_to_irr = svm_sync_pir_to_irr,
cbc94022
IE
4320
4321 .set_tss_addr = svm_set_tss_addr,
67253af5 4322 .get_tdp_level = get_npt_level,
4b12f0de 4323 .get_mt_mask = svm_get_mt_mask,
229456fc 4324
586f9607 4325 .get_exit_info = svm_get_exit_info,
586f9607 4326
17cc3935 4327 .get_lpage_level = svm_get_lpage_level,
0e851880
SY
4328
4329 .cpuid_update = svm_cpuid_update,
4e47c7a6
SY
4330
4331 .rdtscp_supported = svm_rdtscp_supported,
ad756a16 4332 .invpcid_supported = svm_invpcid_supported,
d4330ef2
JR
4333
4334 .set_supported_cpuid = svm_set_supported_cpuid,
f5f48ee1
SY
4335
4336 .has_wbinvd_exit = svm_has_wbinvd_exit,
99e3e30a 4337
4051b188 4338 .set_tsc_khz = svm_set_tsc_khz,
ba904635 4339 .read_tsc_offset = svm_read_tsc_offset,
99e3e30a 4340 .write_tsc_offset = svm_write_tsc_offset,
e48672fa 4341 .adjust_tsc_offset = svm_adjust_tsc_offset,
857e4099 4342 .compute_tsc_offset = svm_compute_tsc_offset,
d5c1785d 4343 .read_l1_tsc = svm_read_l1_tsc,
1c97f0a0
JR
4344
4345 .set_tdp_cr3 = set_tdp_cr3,
8a76d7f2
JR
4346
4347 .check_intercept = svm_check_intercept,
a547c6db 4348 .handle_external_intr = svm_handle_external_intr,
6aa8b732
AK
4349};
4350
4351static int __init svm_init(void)
4352{
cb498ea2 4353 return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
0ee75bea 4354 __alignof__(struct vcpu_svm), THIS_MODULE);
6aa8b732
AK
4355}
4356
4357static void __exit svm_exit(void)
4358{
cb498ea2 4359 kvm_exit();
6aa8b732
AK
4360}
4361
4362module_init(svm_init)
4363module_exit(svm_exit)