]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/nvme/host/pci.c
nvme-pci: Remove watchdog timer
[mirror_ubuntu-bionic-kernel.git] / drivers / nvme / host / pci.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
6eb0d698 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
a0a3408e 15#include <linux/aer.h>
8de05535 16#include <linux/bitops.h>
b60503ba 17#include <linux/blkdev.h>
a4aea562 18#include <linux/blk-mq.h>
dca51e78 19#include <linux/blk-mq-pci.h>
42f61420 20#include <linux/cpu.h>
fd63e9ce 21#include <linux/delay.h>
ff5350a8 22#include <linux/dmi.h>
b60503ba
MW
23#include <linux/errno.h>
24#include <linux/fs.h>
25#include <linux/genhd.h>
4cc09e2d 26#include <linux/hdreg.h>
5aff9382 27#include <linux/idr.h>
b60503ba
MW
28#include <linux/init.h>
29#include <linux/interrupt.h>
30#include <linux/io.h>
31#include <linux/kdev_t.h>
32#include <linux/kernel.h>
33#include <linux/mm.h>
34#include <linux/module.h>
35#include <linux/moduleparam.h>
77bf25ea 36#include <linux/mutex.h>
b60503ba 37#include <linux/pci.h>
be7b6275 38#include <linux/poison.h>
c3bfe717 39#include <linux/ptrace.h>
b60503ba
MW
40#include <linux/sched.h>
41#include <linux/slab.h>
e1e5e564 42#include <linux/t10-pi.h>
2d55cd5f 43#include <linux/timer.h>
b60503ba 44#include <linux/types.h>
2f8e2c87 45#include <linux/io-64-nonatomic-lo-hi.h>
1d277a63 46#include <asm/unaligned.h>
a98e58e5 47#include <linux/sed-opal.h>
797a796a 48
f11bb3e2
CH
49#include "nvme.h"
50
9d43cf64 51#define NVME_Q_DEPTH 1024
d31af0a3 52#define NVME_AQ_DEPTH 256
b60503ba
MW
53#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
54#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
c965809c 55
adf68f21
CH
56/*
57 * We handle AEN commands ourselves and don't even let the
58 * block layer know about them.
59 */
f866fc42 60#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AERS)
9d43cf64 61
58ffacb5
MW
62static int use_threaded_interrupts;
63module_param(use_threaded_interrupts, int, 0);
64
8ffaadf7
JD
65static bool use_cmb_sqes = true;
66module_param(use_cmb_sqes, bool, 0644);
67MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
68
87ad72a5
CH
69static unsigned int max_host_mem_size_mb = 128;
70module_param(max_host_mem_size_mb, uint, 0444);
71MODULE_PARM_DESC(max_host_mem_size_mb,
72 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
73
1c63dc66
CH
74struct nvme_dev;
75struct nvme_queue;
b3fffdef 76
4cc06521 77static int nvme_reset(struct nvme_dev *dev);
a0fa9647 78static void nvme_process_cq(struct nvme_queue *nvmeq);
a5cdb68c 79static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
d4b4ff8e 80
1c63dc66
CH
81/*
82 * Represents an NVM Express device. Each nvme_dev is a PCI function.
83 */
84struct nvme_dev {
1c63dc66
CH
85 struct nvme_queue **queues;
86 struct blk_mq_tag_set tagset;
87 struct blk_mq_tag_set admin_tagset;
88 u32 __iomem *dbs;
89 struct device *dev;
90 struct dma_pool *prp_page_pool;
91 struct dma_pool *prp_small_pool;
92 unsigned queue_count;
93 unsigned online_queues;
94 unsigned max_qid;
95 int q_depth;
96 u32 db_stride;
1c63dc66 97 void __iomem *bar;
97f6ef64 98 unsigned long bar_mapped_size;
1c63dc66 99 struct work_struct reset_work;
5c8809e6 100 struct work_struct remove_work;
77bf25ea 101 struct mutex shutdown_lock;
1c63dc66 102 bool subsystem;
1c63dc66
CH
103 void __iomem *cmb;
104 dma_addr_t cmb_dma_addr;
105 u64 cmb_size;
106 u32 cmbsz;
202021c1 107 u32 cmbloc;
1c63dc66 108 struct nvme_ctrl ctrl;
db3cbfff 109 struct completion ioq_wait;
87ad72a5
CH
110
111 /* shadow doorbell buffer support: */
f9f38e33
HK
112 u32 *dbbuf_dbs;
113 dma_addr_t dbbuf_dbs_dma_addr;
114 u32 *dbbuf_eis;
115 dma_addr_t dbbuf_eis_dma_addr;
87ad72a5
CH
116
117 /* host memory buffer support: */
118 u64 host_mem_size;
119 u32 nr_host_mem_descs;
120 struct nvme_host_mem_buf_desc *host_mem_descs;
121 void **host_mem_desc_bufs;
4d115420 122};
1fa6aead 123
f9f38e33
HK
124static inline unsigned int sq_idx(unsigned int qid, u32 stride)
125{
126 return qid * 2 * stride;
127}
128
129static inline unsigned int cq_idx(unsigned int qid, u32 stride)
130{
131 return (qid * 2 + 1) * stride;
132}
133
1c63dc66
CH
134static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
135{
136 return container_of(ctrl, struct nvme_dev, ctrl);
137}
138
b60503ba
MW
139/*
140 * An NVM Express queue. Each device has at least two (one for admin
141 * commands and one for I/O commands).
142 */
143struct nvme_queue {
144 struct device *q_dmadev;
091b6092 145 struct nvme_dev *dev;
b60503ba
MW
146 spinlock_t q_lock;
147 struct nvme_command *sq_cmds;
8ffaadf7 148 struct nvme_command __iomem *sq_cmds_io;
b60503ba 149 volatile struct nvme_completion *cqes;
42483228 150 struct blk_mq_tags **tags;
b60503ba
MW
151 dma_addr_t sq_dma_addr;
152 dma_addr_t cq_dma_addr;
b60503ba
MW
153 u32 __iomem *q_db;
154 u16 q_depth;
6222d172 155 s16 cq_vector;
b60503ba
MW
156 u16 sq_tail;
157 u16 cq_head;
c30341dc 158 u16 qid;
e9539f47
MW
159 u8 cq_phase;
160 u8 cqe_seen;
f9f38e33
HK
161 u32 *dbbuf_sq_db;
162 u32 *dbbuf_cq_db;
163 u32 *dbbuf_sq_ei;
164 u32 *dbbuf_cq_ei;
b60503ba
MW
165};
166
71bd150c
CH
167/*
168 * The nvme_iod describes the data in an I/O, including the list of PRP
169 * entries. You can't see it in this data structure because C doesn't let
f4800d6d 170 * me express that. Use nvme_init_iod to ensure there's enough space
71bd150c
CH
171 * allocated to store the PRP list.
172 */
173struct nvme_iod {
d49187e9 174 struct nvme_request req;
f4800d6d
CH
175 struct nvme_queue *nvmeq;
176 int aborted;
71bd150c 177 int npages; /* In the PRP list. 0 means small pool in use */
71bd150c
CH
178 int nents; /* Used in scatterlist */
179 int length; /* Of data, in bytes */
180 dma_addr_t first_dma;
bf684057 181 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
f4800d6d
CH
182 struct scatterlist *sg;
183 struct scatterlist inline_sg[0];
b60503ba
MW
184};
185
186/*
187 * Check we didin't inadvertently grow the command struct
188 */
189static inline void _nvme_check_size(void)
190{
191 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
192 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
193 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
194 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
195 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 196 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 197 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba
MW
198 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
200 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
201 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 202 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
f9f38e33
HK
203 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
204}
205
206static inline unsigned int nvme_dbbuf_size(u32 stride)
207{
208 return ((num_possible_cpus() + 1) * 8 * stride);
209}
210
211static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
212{
213 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
214
215 if (dev->dbbuf_dbs)
216 return 0;
217
218 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
219 &dev->dbbuf_dbs_dma_addr,
220 GFP_KERNEL);
221 if (!dev->dbbuf_dbs)
222 return -ENOMEM;
223 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
224 &dev->dbbuf_eis_dma_addr,
225 GFP_KERNEL);
226 if (!dev->dbbuf_eis) {
227 dma_free_coherent(dev->dev, mem_size,
228 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
229 dev->dbbuf_dbs = NULL;
230 return -ENOMEM;
231 }
232
233 return 0;
234}
235
236static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
237{
238 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
239
240 if (dev->dbbuf_dbs) {
241 dma_free_coherent(dev->dev, mem_size,
242 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
243 dev->dbbuf_dbs = NULL;
244 }
245 if (dev->dbbuf_eis) {
246 dma_free_coherent(dev->dev, mem_size,
247 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
248 dev->dbbuf_eis = NULL;
249 }
250}
251
252static void nvme_dbbuf_init(struct nvme_dev *dev,
253 struct nvme_queue *nvmeq, int qid)
254{
255 if (!dev->dbbuf_dbs || !qid)
256 return;
257
258 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
259 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
260 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
261 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
262}
263
264static void nvme_dbbuf_set(struct nvme_dev *dev)
265{
266 struct nvme_command c;
267
268 if (!dev->dbbuf_dbs)
269 return;
270
271 memset(&c, 0, sizeof(c));
272 c.dbbuf.opcode = nvme_admin_dbbuf;
273 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
274 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
275
276 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
9bdcfb10 277 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
f9f38e33
HK
278 /* Free memory and continue on */
279 nvme_dbbuf_dma_free(dev);
280 }
281}
282
283static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
284{
285 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
286}
287
288/* Update dbbuf and return true if an MMIO is required */
289static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
290 volatile u32 *dbbuf_ei)
291{
292 if (dbbuf_db) {
293 u16 old_value;
294
295 /*
296 * Ensure that the queue is written before updating
297 * the doorbell in memory
298 */
299 wmb();
300
301 old_value = *dbbuf_db;
302 *dbbuf_db = value;
303
304 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
305 return false;
306 }
307
308 return true;
b60503ba
MW
309}
310
ac3dd5bd
JA
311/*
312 * Max size of iod being embedded in the request payload
313 */
314#define NVME_INT_PAGES 2
5fd4ce1b 315#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
ac3dd5bd
JA
316
317/*
318 * Will slightly overestimate the number of pages needed. This is OK
319 * as it only leads to a small amount of wasted memory for the lifetime of
320 * the I/O.
321 */
322static int nvme_npages(unsigned size, struct nvme_dev *dev)
323{
5fd4ce1b
CH
324 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
325 dev->ctrl.page_size);
ac3dd5bd
JA
326 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
327}
328
f4800d6d
CH
329static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
330 unsigned int size, unsigned int nseg)
ac3dd5bd 331{
f4800d6d
CH
332 return sizeof(__le64 *) * nvme_npages(size, dev) +
333 sizeof(struct scatterlist) * nseg;
334}
ac3dd5bd 335
f4800d6d
CH
336static unsigned int nvme_cmd_size(struct nvme_dev *dev)
337{
338 return sizeof(struct nvme_iod) +
339 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
ac3dd5bd
JA
340}
341
a4aea562
MB
342static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
343 unsigned int hctx_idx)
e85248e5 344{
a4aea562
MB
345 struct nvme_dev *dev = data;
346 struct nvme_queue *nvmeq = dev->queues[0];
347
42483228
KB
348 WARN_ON(hctx_idx != 0);
349 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
350 WARN_ON(nvmeq->tags);
351
a4aea562 352 hctx->driver_data = nvmeq;
42483228 353 nvmeq->tags = &dev->admin_tagset.tags[0];
a4aea562 354 return 0;
e85248e5
MW
355}
356
4af0e21c
KB
357static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
358{
359 struct nvme_queue *nvmeq = hctx->driver_data;
360
361 nvmeq->tags = NULL;
362}
363
d6296d39
CH
364static int nvme_admin_init_request(struct blk_mq_tag_set *set,
365 struct request *req, unsigned int hctx_idx,
366 unsigned int numa_node)
22404274 367{
d6296d39 368 struct nvme_dev *dev = set->driver_data;
f4800d6d 369 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a4aea562
MB
370 struct nvme_queue *nvmeq = dev->queues[0];
371
372 BUG_ON(!nvmeq);
f4800d6d 373 iod->nvmeq = nvmeq;
a4aea562 374 return 0;
22404274
KB
375}
376
a4aea562
MB
377static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
378 unsigned int hctx_idx)
b60503ba 379{
a4aea562 380 struct nvme_dev *dev = data;
42483228 381 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
a4aea562 382
42483228
KB
383 if (!nvmeq->tags)
384 nvmeq->tags = &dev->tagset.tags[hctx_idx];
b60503ba 385
42483228 386 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
a4aea562
MB
387 hctx->driver_data = nvmeq;
388 return 0;
b60503ba
MW
389}
390
d6296d39
CH
391static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
392 unsigned int hctx_idx, unsigned int numa_node)
b60503ba 393{
d6296d39 394 struct nvme_dev *dev = set->driver_data;
f4800d6d 395 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a4aea562
MB
396 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
397
398 BUG_ON(!nvmeq);
f4800d6d 399 iod->nvmeq = nvmeq;
a4aea562
MB
400 return 0;
401}
402
dca51e78
CH
403static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
404{
405 struct nvme_dev *dev = set->driver_data;
406
407 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
408}
409
b60503ba 410/**
adf68f21 411 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
412 * @nvmeq: The queue to use
413 * @cmd: The command to send
414 *
415 * Safe to use from interrupt context
416 */
e3f879bf
SB
417static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
418 struct nvme_command *cmd)
b60503ba 419{
a4aea562
MB
420 u16 tail = nvmeq->sq_tail;
421
8ffaadf7
JD
422 if (nvmeq->sq_cmds_io)
423 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
424 else
425 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
426
b60503ba
MW
427 if (++tail == nvmeq->q_depth)
428 tail = 0;
f9f38e33
HK
429 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
430 nvmeq->dbbuf_sq_ei))
431 writel(tail, nvmeq->q_db);
b60503ba 432 nvmeq->sq_tail = tail;
b60503ba
MW
433}
434
f4800d6d 435static __le64 **iod_list(struct request *req)
b60503ba 436{
f4800d6d 437 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
f9d03f96 438 return (__le64 **)(iod->sg + blk_rq_nr_phys_segments(req));
b60503ba
MW
439}
440
fc17b653 441static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
ac3dd5bd 442{
f4800d6d 443 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
f9d03f96 444 int nseg = blk_rq_nr_phys_segments(rq);
b131c61d 445 unsigned int size = blk_rq_payload_bytes(rq);
ac3dd5bd 446
f4800d6d
CH
447 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
448 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
449 if (!iod->sg)
fc17b653 450 return BLK_STS_RESOURCE;
f4800d6d
CH
451 } else {
452 iod->sg = iod->inline_sg;
ac3dd5bd
JA
453 }
454
f4800d6d
CH
455 iod->aborted = 0;
456 iod->npages = -1;
457 iod->nents = 0;
458 iod->length = size;
f80ec966 459
fc17b653 460 return BLK_STS_OK;
ac3dd5bd
JA
461}
462
f4800d6d 463static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
b60503ba 464{
f4800d6d 465 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
5fd4ce1b 466 const int last_prp = dev->ctrl.page_size / 8 - 1;
eca18b23 467 int i;
f4800d6d 468 __le64 **list = iod_list(req);
eca18b23
MW
469 dma_addr_t prp_dma = iod->first_dma;
470
471 if (iod->npages == 0)
472 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
473 for (i = 0; i < iod->npages; i++) {
474 __le64 *prp_list = list[i];
475 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
476 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
477 prp_dma = next_prp_dma;
478 }
ac3dd5bd 479
f4800d6d
CH
480 if (iod->sg != iod->inline_sg)
481 kfree(iod->sg);
b4ff9c8d
KB
482}
483
52b68d7e 484#ifdef CONFIG_BLK_DEV_INTEGRITY
e1e5e564
KB
485static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
486{
487 if (be32_to_cpu(pi->ref_tag) == v)
488 pi->ref_tag = cpu_to_be32(p);
489}
490
491static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
492{
493 if (be32_to_cpu(pi->ref_tag) == p)
494 pi->ref_tag = cpu_to_be32(v);
495}
496
497/**
498 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
499 *
500 * The virtual start sector is the one that was originally submitted by the
501 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
502 * start sector may be different. Remap protection information to match the
503 * physical LBA on writes, and back to the original seed on reads.
504 *
505 * Type 0 and 3 do not have a ref tag, so no remapping required.
506 */
507static void nvme_dif_remap(struct request *req,
508 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
509{
510 struct nvme_ns *ns = req->rq_disk->private_data;
511 struct bio_integrity_payload *bip;
512 struct t10_pi_tuple *pi;
513 void *p, *pmap;
514 u32 i, nlb, ts, phys, virt;
515
516 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
517 return;
518
519 bip = bio_integrity(req->bio);
520 if (!bip)
521 return;
522
523 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
e1e5e564
KB
524
525 p = pmap;
526 virt = bip_get_seed(bip);
527 phys = nvme_block_nr(ns, blk_rq_pos(req));
528 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
ac6fc48c 529 ts = ns->disk->queue->integrity.tuple_size;
e1e5e564
KB
530
531 for (i = 0; i < nlb; i++, virt++, phys++) {
532 pi = (struct t10_pi_tuple *)p;
533 dif_swap(phys, virt, pi);
534 p += ts;
535 }
536 kunmap_atomic(pmap);
537}
52b68d7e
KB
538#else /* CONFIG_BLK_DEV_INTEGRITY */
539static void nvme_dif_remap(struct request *req,
540 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
541{
542}
543static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
544{
545}
546static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
547{
548}
52b68d7e
KB
549#endif
550
b131c61d 551static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req)
ff22b54f 552{
f4800d6d 553 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
99802a7a 554 struct dma_pool *pool;
b131c61d 555 int length = blk_rq_payload_bytes(req);
eca18b23 556 struct scatterlist *sg = iod->sg;
ff22b54f
MW
557 int dma_len = sg_dma_len(sg);
558 u64 dma_addr = sg_dma_address(sg);
5fd4ce1b 559 u32 page_size = dev->ctrl.page_size;
f137e0f1 560 int offset = dma_addr & (page_size - 1);
e025344c 561 __le64 *prp_list;
f4800d6d 562 __le64 **list = iod_list(req);
e025344c 563 dma_addr_t prp_dma;
eca18b23 564 int nprps, i;
ff22b54f 565
1d090624 566 length -= (page_size - offset);
ff22b54f 567 if (length <= 0)
69d2b571 568 return true;
ff22b54f 569
1d090624 570 dma_len -= (page_size - offset);
ff22b54f 571 if (dma_len) {
1d090624 572 dma_addr += (page_size - offset);
ff22b54f
MW
573 } else {
574 sg = sg_next(sg);
575 dma_addr = sg_dma_address(sg);
576 dma_len = sg_dma_len(sg);
577 }
578
1d090624 579 if (length <= page_size) {
edd10d33 580 iod->first_dma = dma_addr;
69d2b571 581 return true;
e025344c
SMM
582 }
583
1d090624 584 nprps = DIV_ROUND_UP(length, page_size);
99802a7a
MW
585 if (nprps <= (256 / 8)) {
586 pool = dev->prp_small_pool;
eca18b23 587 iod->npages = 0;
99802a7a
MW
588 } else {
589 pool = dev->prp_page_pool;
eca18b23 590 iod->npages = 1;
99802a7a
MW
591 }
592
69d2b571 593 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
b77954cb 594 if (!prp_list) {
edd10d33 595 iod->first_dma = dma_addr;
eca18b23 596 iod->npages = -1;
69d2b571 597 return false;
b77954cb 598 }
eca18b23
MW
599 list[0] = prp_list;
600 iod->first_dma = prp_dma;
e025344c
SMM
601 i = 0;
602 for (;;) {
1d090624 603 if (i == page_size >> 3) {
e025344c 604 __le64 *old_prp_list = prp_list;
69d2b571 605 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
eca18b23 606 if (!prp_list)
69d2b571 607 return false;
eca18b23 608 list[iod->npages++] = prp_list;
7523d834
MW
609 prp_list[0] = old_prp_list[i - 1];
610 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
611 i = 1;
e025344c
SMM
612 }
613 prp_list[i++] = cpu_to_le64(dma_addr);
1d090624
KB
614 dma_len -= page_size;
615 dma_addr += page_size;
616 length -= page_size;
e025344c
SMM
617 if (length <= 0)
618 break;
619 if (dma_len > 0)
620 continue;
621 BUG_ON(dma_len < 0);
622 sg = sg_next(sg);
623 dma_addr = sg_dma_address(sg);
624 dma_len = sg_dma_len(sg);
ff22b54f
MW
625 }
626
69d2b571 627 return true;
ff22b54f
MW
628}
629
fc17b653 630static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
b131c61d 631 struct nvme_command *cmnd)
d29ec824 632{
f4800d6d 633 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
ba1ca37e
CH
634 struct request_queue *q = req->q;
635 enum dma_data_direction dma_dir = rq_data_dir(req) ?
636 DMA_TO_DEVICE : DMA_FROM_DEVICE;
fc17b653 637 blk_status_t ret = BLK_STS_IOERR;
d29ec824 638
f9d03f96 639 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
ba1ca37e
CH
640 iod->nents = blk_rq_map_sg(q, req, iod->sg);
641 if (!iod->nents)
642 goto out;
d29ec824 643
fc17b653 644 ret = BLK_STS_RESOURCE;
2b6b535d
MFO
645 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
646 DMA_ATTR_NO_WARN))
ba1ca37e 647 goto out;
d29ec824 648
b131c61d 649 if (!nvme_setup_prps(dev, req))
ba1ca37e 650 goto out_unmap;
0e5e4f0e 651
fc17b653 652 ret = BLK_STS_IOERR;
ba1ca37e
CH
653 if (blk_integrity_rq(req)) {
654 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
655 goto out_unmap;
0e5e4f0e 656
bf684057
CH
657 sg_init_table(&iod->meta_sg, 1);
658 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
ba1ca37e 659 goto out_unmap;
0e5e4f0e 660
ba1ca37e
CH
661 if (rq_data_dir(req))
662 nvme_dif_remap(req, nvme_dif_prep);
0e5e4f0e 663
bf684057 664 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
ba1ca37e 665 goto out_unmap;
d29ec824 666 }
00df5cb4 667
eb793e2c
CH
668 cmnd->rw.dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
669 cmnd->rw.dptr.prp2 = cpu_to_le64(iod->first_dma);
ba1ca37e 670 if (blk_integrity_rq(req))
bf684057 671 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
fc17b653 672 return BLK_STS_OK;
00df5cb4 673
ba1ca37e
CH
674out_unmap:
675 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
676out:
677 return ret;
00df5cb4
MW
678}
679
f4800d6d 680static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
b60503ba 681{
f4800d6d 682 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
d4f6c3ab
CH
683 enum dma_data_direction dma_dir = rq_data_dir(req) ?
684 DMA_TO_DEVICE : DMA_FROM_DEVICE;
685
686 if (iod->nents) {
687 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
688 if (blk_integrity_rq(req)) {
689 if (!rq_data_dir(req))
690 nvme_dif_remap(req, nvme_dif_complete);
bf684057 691 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
e1e5e564 692 }
e19b127f 693 }
e1e5e564 694
f9d03f96 695 nvme_cleanup_cmd(req);
f4800d6d 696 nvme_free_iod(dev, req);
d4f6c3ab 697}
b60503ba 698
d29ec824
CH
699/*
700 * NOTE: ns is NULL when called on the admin queue.
701 */
fc17b653 702static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
a4aea562 703 const struct blk_mq_queue_data *bd)
edd10d33 704{
a4aea562
MB
705 struct nvme_ns *ns = hctx->queue->queuedata;
706 struct nvme_queue *nvmeq = hctx->driver_data;
d29ec824 707 struct nvme_dev *dev = nvmeq->dev;
a4aea562 708 struct request *req = bd->rq;
ba1ca37e 709 struct nvme_command cmnd;
fc17b653 710 blk_status_t ret = BLK_STS_OK;
edd10d33 711
e1e5e564
KB
712 /*
713 * If formated with metadata, require the block layer provide a buffer
714 * unless this namespace is formated such that the metadata can be
715 * stripped/generated by the controller with PRACT=1.
716 */
d29ec824 717 if (ns && ns->ms && !blk_integrity_rq(req)) {
71feb364 718 if (!(ns->pi_type && ns->ms == 8) &&
fc17b653
CH
719 !blk_rq_is_passthrough(req))
720 return BLK_STS_NOTSUPP;
e1e5e564
KB
721 }
722
f9d03f96 723 ret = nvme_setup_cmd(ns, req, &cmnd);
fc17b653 724 if (ret)
f4800d6d 725 return ret;
a4aea562 726
b131c61d 727 ret = nvme_init_iod(req, dev);
fc17b653 728 if (ret)
f9d03f96 729 goto out_free_cmd;
a4aea562 730
fc17b653 731 if (blk_rq_nr_phys_segments(req)) {
b131c61d 732 ret = nvme_map_data(dev, req, &cmnd);
fc17b653
CH
733 if (ret)
734 goto out_cleanup_iod;
735 }
a4aea562 736
aae239e1 737 blk_mq_start_request(req);
a4aea562 738
ba1ca37e 739 spin_lock_irq(&nvmeq->q_lock);
ae1fba20 740 if (unlikely(nvmeq->cq_vector < 0)) {
fc17b653 741 ret = BLK_STS_IOERR;
ae1fba20 742 spin_unlock_irq(&nvmeq->q_lock);
f9d03f96 743 goto out_cleanup_iod;
ae1fba20 744 }
ba1ca37e 745 __nvme_submit_cmd(nvmeq, &cmnd);
a4aea562
MB
746 nvme_process_cq(nvmeq);
747 spin_unlock_irq(&nvmeq->q_lock);
fc17b653 748 return BLK_STS_OK;
f9d03f96 749out_cleanup_iod:
f4800d6d 750 nvme_free_iod(dev, req);
f9d03f96
CH
751out_free_cmd:
752 nvme_cleanup_cmd(req);
ba1ca37e 753 return ret;
b60503ba 754}
e1e5e564 755
77f02a7a 756static void nvme_pci_complete_rq(struct request *req)
eee417b0 757{
f4800d6d 758 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a4aea562 759
77f02a7a
CH
760 nvme_unmap_data(iod->nvmeq->dev, req);
761 nvme_complete_rq(req);
b60503ba
MW
762}
763
d783e0bd
MR
764/* We read the CQE phase first to check if the rest of the entry is valid */
765static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
766 u16 phase)
767{
768 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
769}
770
a0fa9647 771static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
b60503ba 772{
82123460 773 u16 head, phase;
b60503ba 774
b60503ba 775 head = nvmeq->cq_head;
82123460 776 phase = nvmeq->cq_phase;
b60503ba 777
d783e0bd 778 while (nvme_cqe_valid(nvmeq, head, phase)) {
b60503ba 779 struct nvme_completion cqe = nvmeq->cqes[head];
eee417b0 780 struct request *req;
adf68f21 781
b60503ba
MW
782 if (++head == nvmeq->q_depth) {
783 head = 0;
82123460 784 phase = !phase;
b60503ba 785 }
adf68f21 786
a0fa9647
JA
787 if (tag && *tag == cqe.command_id)
788 *tag = -1;
adf68f21 789
aae239e1 790 if (unlikely(cqe.command_id >= nvmeq->q_depth)) {
1b3c47c1 791 dev_warn(nvmeq->dev->ctrl.device,
aae239e1
CH
792 "invalid id %d completed on queue %d\n",
793 cqe.command_id, le16_to_cpu(cqe.sq_id));
794 continue;
795 }
796
adf68f21
CH
797 /*
798 * AEN requests are special as they don't time out and can
799 * survive any kind of queue freeze and often don't respond to
800 * aborts. We don't even bother to allocate a struct request
801 * for them but rather special case them here.
802 */
803 if (unlikely(nvmeq->qid == 0 &&
804 cqe.command_id >= NVME_AQ_BLKMQ_DEPTH)) {
7bf58533
CH
805 nvme_complete_async_event(&nvmeq->dev->ctrl,
806 cqe.status, &cqe.result);
adf68f21
CH
807 continue;
808 }
809
eee417b0 810 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe.command_id);
27fa9bc5 811 nvme_end_request(req, cqe.status, cqe.result);
b60503ba
MW
812 }
813
82123460 814 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
a0fa9647 815 return;
b60503ba 816
604e8c8d 817 if (likely(nvmeq->cq_vector >= 0))
f9f38e33
HK
818 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
819 nvmeq->dbbuf_cq_ei))
820 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
b60503ba 821 nvmeq->cq_head = head;
82123460 822 nvmeq->cq_phase = phase;
b60503ba 823
e9539f47 824 nvmeq->cqe_seen = 1;
a0fa9647
JA
825}
826
827static void nvme_process_cq(struct nvme_queue *nvmeq)
828{
829 __nvme_process_cq(nvmeq, NULL);
b60503ba
MW
830}
831
832static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
833{
834 irqreturn_t result;
835 struct nvme_queue *nvmeq = data;
836 spin_lock(&nvmeq->q_lock);
e9539f47
MW
837 nvme_process_cq(nvmeq);
838 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
839 nvmeq->cqe_seen = 0;
58ffacb5
MW
840 spin_unlock(&nvmeq->q_lock);
841 return result;
842}
843
844static irqreturn_t nvme_irq_check(int irq, void *data)
845{
846 struct nvme_queue *nvmeq = data;
d783e0bd
MR
847 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
848 return IRQ_WAKE_THREAD;
849 return IRQ_NONE;
58ffacb5
MW
850}
851
7776db1c 852static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
a0fa9647 853{
d783e0bd 854 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
a0fa9647
JA
855 spin_lock_irq(&nvmeq->q_lock);
856 __nvme_process_cq(nvmeq, &tag);
857 spin_unlock_irq(&nvmeq->q_lock);
858
859 if (tag == -1)
860 return 1;
861 }
862
863 return 0;
864}
865
7776db1c
KB
866static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
867{
868 struct nvme_queue *nvmeq = hctx->driver_data;
869
870 return __nvme_poll(nvmeq, tag);
871}
872
f866fc42 873static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl, int aer_idx)
b60503ba 874{
f866fc42 875 struct nvme_dev *dev = to_nvme_dev(ctrl);
9396dec9 876 struct nvme_queue *nvmeq = dev->queues[0];
a4aea562 877 struct nvme_command c;
b60503ba 878
a4aea562
MB
879 memset(&c, 0, sizeof(c));
880 c.common.opcode = nvme_admin_async_event;
f866fc42 881 c.common.command_id = NVME_AQ_BLKMQ_DEPTH + aer_idx;
3c0cf138 882
9396dec9 883 spin_lock_irq(&nvmeq->q_lock);
f866fc42 884 __nvme_submit_cmd(nvmeq, &c);
9396dec9 885 spin_unlock_irq(&nvmeq->q_lock);
f705f837
CH
886}
887
b60503ba 888static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
f705f837 889{
b60503ba
MW
890 struct nvme_command c;
891
892 memset(&c, 0, sizeof(c));
893 c.delete_queue.opcode = opcode;
894 c.delete_queue.qid = cpu_to_le16(id);
895
1c63dc66 896 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
897}
898
b60503ba
MW
899static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
900 struct nvme_queue *nvmeq)
901{
b60503ba
MW
902 struct nvme_command c;
903 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
904
d29ec824
CH
905 /*
906 * Note: we (ab)use the fact the the prp fields survive if no data
907 * is attached to the request.
908 */
b60503ba
MW
909 memset(&c, 0, sizeof(c));
910 c.create_cq.opcode = nvme_admin_create_cq;
911 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
912 c.create_cq.cqid = cpu_to_le16(qid);
913 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
914 c.create_cq.cq_flags = cpu_to_le16(flags);
915 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
916
1c63dc66 917 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
918}
919
920static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
921 struct nvme_queue *nvmeq)
922{
b60503ba 923 struct nvme_command c;
81c1cd98 924 int flags = NVME_QUEUE_PHYS_CONTIG;
b60503ba 925
d29ec824
CH
926 /*
927 * Note: we (ab)use the fact the the prp fields survive if no data
928 * is attached to the request.
929 */
b60503ba
MW
930 memset(&c, 0, sizeof(c));
931 c.create_sq.opcode = nvme_admin_create_sq;
932 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
933 c.create_sq.sqid = cpu_to_le16(qid);
934 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
935 c.create_sq.sq_flags = cpu_to_le16(flags);
936 c.create_sq.cqid = cpu_to_le16(qid);
937
1c63dc66 938 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
939}
940
941static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
942{
943 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
944}
945
946static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
947{
948 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
949}
950
2a842aca 951static void abort_endio(struct request *req, blk_status_t error)
bc5fc7e4 952{
f4800d6d
CH
953 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
954 struct nvme_queue *nvmeq = iod->nvmeq;
e44ac588 955
27fa9bc5
CH
956 dev_warn(nvmeq->dev->ctrl.device,
957 "Abort status: 0x%x", nvme_req(req)->status);
e7a2a87d 958 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
e7a2a87d 959 blk_mq_free_request(req);
bc5fc7e4
MW
960}
961
b2a0eb1a
KB
962static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
963{
964
965 /* If true, indicates loss of adapter communication, possibly by a
966 * NVMe Subsystem reset.
967 */
968 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
969
970 /* If there is a reset ongoing, we shouldn't reset again. */
971 if (dev->ctrl.state == NVME_CTRL_RESETTING)
972 return false;
973
974 /* We shouldn't reset unless the controller is on fatal error state
975 * _or_ if we lost the communication with it.
976 */
977 if (!(csts & NVME_CSTS_CFS) && !nssro)
978 return false;
979
980 /* If PCI error recovery process is happening, we cannot reset or
981 * the recovery mechanism will surely fail.
982 */
983 if (pci_channel_offline(to_pci_dev(dev->dev)))
984 return false;
985
986 return true;
987}
988
989static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
990{
991 /* Read a config register to help see what died. */
992 u16 pci_status;
993 int result;
994
995 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
996 &pci_status);
997 if (result == PCIBIOS_SUCCESSFUL)
998 dev_warn(dev->ctrl.device,
999 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1000 csts, pci_status);
1001 else
1002 dev_warn(dev->ctrl.device,
1003 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1004 csts, result);
1005}
1006
31c7c7d2 1007static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
c30341dc 1008{
f4800d6d
CH
1009 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1010 struct nvme_queue *nvmeq = iod->nvmeq;
c30341dc 1011 struct nvme_dev *dev = nvmeq->dev;
a4aea562 1012 struct request *abort_req;
a4aea562 1013 struct nvme_command cmd;
b2a0eb1a
KB
1014 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1015
1016 /*
1017 * Reset immediately if the controller is failed
1018 */
1019 if (nvme_should_reset(dev, csts)) {
1020 nvme_warn_reset(dev, csts);
1021 nvme_dev_disable(dev, false);
1022 nvme_reset(dev);
1023 return BLK_EH_HANDLED;
1024 }
c30341dc 1025
7776db1c
KB
1026 /*
1027 * Did we miss an interrupt?
1028 */
1029 if (__nvme_poll(nvmeq, req->tag)) {
1030 dev_warn(dev->ctrl.device,
1031 "I/O %d QID %d timeout, completion polled\n",
1032 req->tag, nvmeq->qid);
1033 return BLK_EH_HANDLED;
1034 }
1035
31c7c7d2 1036 /*
fd634f41
CH
1037 * Shutdown immediately if controller times out while starting. The
1038 * reset work will see the pci device disabled when it gets the forced
1039 * cancellation error. All outstanding requests are completed on
1040 * shutdown, so we return BLK_EH_HANDLED.
1041 */
bb8d261e 1042 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
1b3c47c1 1043 dev_warn(dev->ctrl.device,
fd634f41
CH
1044 "I/O %d QID %d timeout, disable controller\n",
1045 req->tag, nvmeq->qid);
a5cdb68c 1046 nvme_dev_disable(dev, false);
27fa9bc5 1047 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
fd634f41 1048 return BLK_EH_HANDLED;
c30341dc
KB
1049 }
1050
fd634f41
CH
1051 /*
1052 * Shutdown the controller immediately and schedule a reset if the
1053 * command was already aborted once before and still hasn't been
1054 * returned to the driver, or if this is the admin queue.
31c7c7d2 1055 */
f4800d6d 1056 if (!nvmeq->qid || iod->aborted) {
1b3c47c1 1057 dev_warn(dev->ctrl.device,
e1569a16
KB
1058 "I/O %d QID %d timeout, reset controller\n",
1059 req->tag, nvmeq->qid);
a5cdb68c 1060 nvme_dev_disable(dev, false);
c5f6ce97 1061 nvme_reset(dev);
c30341dc 1062
e1569a16
KB
1063 /*
1064 * Mark the request as handled, since the inline shutdown
1065 * forces all outstanding requests to complete.
1066 */
27fa9bc5 1067 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
e1569a16 1068 return BLK_EH_HANDLED;
c30341dc 1069 }
c30341dc 1070
e7a2a87d 1071 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
6bf25d16 1072 atomic_inc(&dev->ctrl.abort_limit);
31c7c7d2 1073 return BLK_EH_RESET_TIMER;
6bf25d16 1074 }
7bf7d778 1075 iod->aborted = 1;
a4aea562 1076
c30341dc
KB
1077 memset(&cmd, 0, sizeof(cmd));
1078 cmd.abort.opcode = nvme_admin_abort_cmd;
a4aea562 1079 cmd.abort.cid = req->tag;
c30341dc 1080 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
c30341dc 1081
1b3c47c1
SG
1082 dev_warn(nvmeq->dev->ctrl.device,
1083 "I/O %d QID %d timeout, aborting\n",
1084 req->tag, nvmeq->qid);
e7a2a87d
CH
1085
1086 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
eb71f435 1087 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
e7a2a87d
CH
1088 if (IS_ERR(abort_req)) {
1089 atomic_inc(&dev->ctrl.abort_limit);
1090 return BLK_EH_RESET_TIMER;
1091 }
1092
1093 abort_req->timeout = ADMIN_TIMEOUT;
1094 abort_req->end_io_data = NULL;
1095 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
c30341dc 1096
31c7c7d2
CH
1097 /*
1098 * The aborted req will be completed on receiving the abort req.
1099 * We enable the timer again. If hit twice, it'll cause a device reset,
1100 * as the device then is in a faulty state.
1101 */
1102 return BLK_EH_RESET_TIMER;
c30341dc
KB
1103}
1104
a4aea562
MB
1105static void nvme_free_queue(struct nvme_queue *nvmeq)
1106{
9e866774
MW
1107 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1108 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
8ffaadf7
JD
1109 if (nvmeq->sq_cmds)
1110 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
9e866774
MW
1111 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1112 kfree(nvmeq);
1113}
1114
a1a5ef99 1115static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1116{
1117 int i;
1118
a1a5ef99 1119 for (i = dev->queue_count - 1; i >= lowest; i--) {
a4aea562 1120 struct nvme_queue *nvmeq = dev->queues[i];
22404274 1121 dev->queue_count--;
a4aea562 1122 dev->queues[i] = NULL;
f435c282 1123 nvme_free_queue(nvmeq);
121c7ad4 1124 }
22404274
KB
1125}
1126
4d115420
KB
1127/**
1128 * nvme_suspend_queue - put queue into suspended state
1129 * @nvmeq - queue to suspend
4d115420
KB
1130 */
1131static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1132{
2b25d981 1133 int vector;
b60503ba 1134
a09115b2 1135 spin_lock_irq(&nvmeq->q_lock);
2b25d981
KB
1136 if (nvmeq->cq_vector == -1) {
1137 spin_unlock_irq(&nvmeq->q_lock);
1138 return 1;
1139 }
0ff199cb 1140 vector = nvmeq->cq_vector;
42f61420 1141 nvmeq->dev->online_queues--;
2b25d981 1142 nvmeq->cq_vector = -1;
a09115b2
MW
1143 spin_unlock_irq(&nvmeq->q_lock);
1144
1c63dc66 1145 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
25646264 1146 blk_mq_stop_hw_queues(nvmeq->dev->ctrl.admin_q);
6df3dbc8 1147
0ff199cb 1148 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
b60503ba 1149
4d115420
KB
1150 return 0;
1151}
b60503ba 1152
a5cdb68c 1153static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
4d115420 1154{
a5cdb68c 1155 struct nvme_queue *nvmeq = dev->queues[0];
4d115420
KB
1156
1157 if (!nvmeq)
1158 return;
1159 if (nvme_suspend_queue(nvmeq))
1160 return;
1161
a5cdb68c
KB
1162 if (shutdown)
1163 nvme_shutdown_ctrl(&dev->ctrl);
1164 else
1165 nvme_disable_ctrl(&dev->ctrl, lo_hi_readq(
1166 dev->bar + NVME_REG_CAP));
07836e65
KB
1167
1168 spin_lock_irq(&nvmeq->q_lock);
1169 nvme_process_cq(nvmeq);
1170 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1171}
1172
8ffaadf7
JD
1173static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1174 int entry_size)
1175{
1176 int q_depth = dev->q_depth;
5fd4ce1b
CH
1177 unsigned q_size_aligned = roundup(q_depth * entry_size,
1178 dev->ctrl.page_size);
8ffaadf7
JD
1179
1180 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
c45f5c99 1181 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
5fd4ce1b 1182 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
c45f5c99 1183 q_depth = div_u64(mem_per_q, entry_size);
8ffaadf7
JD
1184
1185 /*
1186 * Ensure the reduced q_depth is above some threshold where it
1187 * would be better to map queues in system memory with the
1188 * original depth
1189 */
1190 if (q_depth < 64)
1191 return -ENOMEM;
1192 }
1193
1194 return q_depth;
1195}
1196
1197static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1198 int qid, int depth)
1199{
1200 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
5fd4ce1b
CH
1201 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1202 dev->ctrl.page_size);
8ffaadf7
JD
1203 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1204 nvmeq->sq_cmds_io = dev->cmb + offset;
1205 } else {
1206 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1207 &nvmeq->sq_dma_addr, GFP_KERNEL);
1208 if (!nvmeq->sq_cmds)
1209 return -ENOMEM;
1210 }
1211
1212 return 0;
1213}
1214
b60503ba 1215static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
d3af3ecd 1216 int depth, int node)
b60503ba 1217{
d3af3ecd
SL
1218 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1219 node);
b60503ba
MW
1220 if (!nvmeq)
1221 return NULL;
1222
e75ec752 1223 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
4d51abf9 1224 &nvmeq->cq_dma_addr, GFP_KERNEL);
b60503ba
MW
1225 if (!nvmeq->cqes)
1226 goto free_nvmeq;
b60503ba 1227
8ffaadf7 1228 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
b60503ba
MW
1229 goto free_cqdma;
1230
e75ec752 1231 nvmeq->q_dmadev = dev->dev;
091b6092 1232 nvmeq->dev = dev;
b60503ba
MW
1233 spin_lock_init(&nvmeq->q_lock);
1234 nvmeq->cq_head = 0;
82123460 1235 nvmeq->cq_phase = 1;
b80d5ccc 1236 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba 1237 nvmeq->q_depth = depth;
c30341dc 1238 nvmeq->qid = qid;
758dd7fd 1239 nvmeq->cq_vector = -1;
a4aea562 1240 dev->queues[qid] = nvmeq;
36a7e993
JD
1241 dev->queue_count++;
1242
b60503ba
MW
1243 return nvmeq;
1244
1245 free_cqdma:
e75ec752 1246 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1247 nvmeq->cq_dma_addr);
1248 free_nvmeq:
1249 kfree(nvmeq);
1250 return NULL;
1251}
1252
dca51e78 1253static int queue_request_irq(struct nvme_queue *nvmeq)
3001082c 1254{
0ff199cb
CH
1255 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1256 int nr = nvmeq->dev->ctrl.instance;
1257
1258 if (use_threaded_interrupts) {
1259 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1260 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1261 } else {
1262 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1263 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1264 }
3001082c
MW
1265}
1266
22404274 1267static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1268{
22404274 1269 struct nvme_dev *dev = nvmeq->dev;
b60503ba 1270
7be50e93 1271 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1272 nvmeq->sq_tail = 0;
1273 nvmeq->cq_head = 0;
1274 nvmeq->cq_phase = 1;
b80d5ccc 1275 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274 1276 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
f9f38e33 1277 nvme_dbbuf_init(dev, nvmeq, qid);
42f61420 1278 dev->online_queues++;
7be50e93 1279 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1280}
1281
1282static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1283{
1284 struct nvme_dev *dev = nvmeq->dev;
1285 int result;
3f85d50b 1286
2b25d981 1287 nvmeq->cq_vector = qid - 1;
b60503ba
MW
1288 result = adapter_alloc_cq(dev, qid, nvmeq);
1289 if (result < 0)
22404274 1290 return result;
b60503ba
MW
1291
1292 result = adapter_alloc_sq(dev, qid, nvmeq);
1293 if (result < 0)
1294 goto release_cq;
1295
dca51e78 1296 result = queue_request_irq(nvmeq);
b60503ba
MW
1297 if (result < 0)
1298 goto release_sq;
1299
22404274 1300 nvme_init_queue(nvmeq, qid);
22404274 1301 return result;
b60503ba
MW
1302
1303 release_sq:
1304 adapter_delete_sq(dev, qid);
1305 release_cq:
1306 adapter_delete_cq(dev, qid);
22404274 1307 return result;
b60503ba
MW
1308}
1309
f363b089 1310static const struct blk_mq_ops nvme_mq_admin_ops = {
d29ec824 1311 .queue_rq = nvme_queue_rq,
77f02a7a 1312 .complete = nvme_pci_complete_rq,
a4aea562 1313 .init_hctx = nvme_admin_init_hctx,
4af0e21c 1314 .exit_hctx = nvme_admin_exit_hctx,
a4aea562
MB
1315 .init_request = nvme_admin_init_request,
1316 .timeout = nvme_timeout,
1317};
1318
f363b089 1319static const struct blk_mq_ops nvme_mq_ops = {
a4aea562 1320 .queue_rq = nvme_queue_rq,
77f02a7a 1321 .complete = nvme_pci_complete_rq,
a4aea562
MB
1322 .init_hctx = nvme_init_hctx,
1323 .init_request = nvme_init_request,
dca51e78 1324 .map_queues = nvme_pci_map_queues,
a4aea562 1325 .timeout = nvme_timeout,
a0fa9647 1326 .poll = nvme_poll,
a4aea562
MB
1327};
1328
ea191d2f
KB
1329static void nvme_dev_remove_admin(struct nvme_dev *dev)
1330{
1c63dc66 1331 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
69d9a99c
KB
1332 /*
1333 * If the controller was reset during removal, it's possible
1334 * user requests may be waiting on a stopped queue. Start the
1335 * queue to flush these to completion.
1336 */
1337 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
1c63dc66 1338 blk_cleanup_queue(dev->ctrl.admin_q);
ea191d2f
KB
1339 blk_mq_free_tag_set(&dev->admin_tagset);
1340 }
1341}
1342
a4aea562
MB
1343static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1344{
1c63dc66 1345 if (!dev->ctrl.admin_q) {
a4aea562
MB
1346 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1347 dev->admin_tagset.nr_hw_queues = 1;
e3e9d50c
KB
1348
1349 /*
1350 * Subtract one to leave an empty queue entry for 'Full Queue'
1351 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1352 */
1353 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
a4aea562 1354 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
e75ec752 1355 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
ac3dd5bd 1356 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
d3484991 1357 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
a4aea562
MB
1358 dev->admin_tagset.driver_data = dev;
1359
1360 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1361 return -ENOMEM;
1362
1c63dc66
CH
1363 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1364 if (IS_ERR(dev->ctrl.admin_q)) {
a4aea562
MB
1365 blk_mq_free_tag_set(&dev->admin_tagset);
1366 return -ENOMEM;
1367 }
1c63dc66 1368 if (!blk_get_queue(dev->ctrl.admin_q)) {
ea191d2f 1369 nvme_dev_remove_admin(dev);
1c63dc66 1370 dev->ctrl.admin_q = NULL;
ea191d2f
KB
1371 return -ENODEV;
1372 }
0fb59cbc 1373 } else
25646264 1374 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
a4aea562
MB
1375
1376 return 0;
1377}
1378
97f6ef64
XY
1379static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1380{
1381 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1382}
1383
1384static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1385{
1386 struct pci_dev *pdev = to_pci_dev(dev->dev);
1387
1388 if (size <= dev->bar_mapped_size)
1389 return 0;
1390 if (size > pci_resource_len(pdev, 0))
1391 return -ENOMEM;
1392 if (dev->bar)
1393 iounmap(dev->bar);
1394 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1395 if (!dev->bar) {
1396 dev->bar_mapped_size = 0;
1397 return -ENOMEM;
1398 }
1399 dev->bar_mapped_size = size;
1400 dev->dbs = dev->bar + NVME_REG_DBS;
1401
1402 return 0;
1403}
1404
8d85fce7 1405static int nvme_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1406{
ba47e386 1407 int result;
b60503ba 1408 u32 aqa;
7a67cbea 1409 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
b60503ba
MW
1410 struct nvme_queue *nvmeq;
1411
97f6ef64
XY
1412 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1413 if (result < 0)
1414 return result;
1415
8ef2074d 1416 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
dfbac8c7
KB
1417 NVME_CAP_NSSRC(cap) : 0;
1418
7a67cbea
CH
1419 if (dev->subsystem &&
1420 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1421 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
dfbac8c7 1422
5fd4ce1b 1423 result = nvme_disable_ctrl(&dev->ctrl, cap);
ba47e386
MW
1424 if (result < 0)
1425 return result;
b60503ba 1426
a4aea562 1427 nvmeq = dev->queues[0];
cd638946 1428 if (!nvmeq) {
d3af3ecd
SL
1429 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1430 dev_to_node(dev->dev));
cd638946
KB
1431 if (!nvmeq)
1432 return -ENOMEM;
cd638946 1433 }
b60503ba
MW
1434
1435 aqa = nvmeq->q_depth - 1;
1436 aqa |= aqa << 16;
1437
7a67cbea
CH
1438 writel(aqa, dev->bar + NVME_REG_AQA);
1439 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1440 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
b60503ba 1441
5fd4ce1b 1442 result = nvme_enable_ctrl(&dev->ctrl, cap);
025c557a 1443 if (result)
d4875622 1444 return result;
a4aea562 1445
2b25d981 1446 nvmeq->cq_vector = 0;
dca51e78 1447 result = queue_request_irq(nvmeq);
758dd7fd
JD
1448 if (result) {
1449 nvmeq->cq_vector = -1;
d4875622 1450 return result;
758dd7fd 1451 }
025c557a 1452
b60503ba
MW
1453 return result;
1454}
1455
749941f2 1456static int nvme_create_io_queues(struct nvme_dev *dev)
42f61420 1457{
949928c1 1458 unsigned i, max;
749941f2 1459 int ret = 0;
42f61420 1460
749941f2 1461 for (i = dev->queue_count; i <= dev->max_qid; i++) {
d3af3ecd
SL
1462 /* vector == qid - 1, match nvme_create_queue */
1463 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1464 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
749941f2 1465 ret = -ENOMEM;
42f61420 1466 break;
749941f2
CH
1467 }
1468 }
42f61420 1469
949928c1
KB
1470 max = min(dev->max_qid, dev->queue_count - 1);
1471 for (i = dev->online_queues; i <= max; i++) {
749941f2 1472 ret = nvme_create_queue(dev->queues[i], i);
d4875622 1473 if (ret)
42f61420 1474 break;
27e8166c 1475 }
749941f2
CH
1476
1477 /*
1478 * Ignore failing Create SQ/CQ commands, we can continue with less
1479 * than the desired aount of queues, and even a controller without
1480 * I/O queues an still be used to issue admin commands. This might
1481 * be useful to upgrade a buggy firmware for example.
1482 */
1483 return ret >= 0 ? 0 : ret;
b60503ba
MW
1484}
1485
202021c1
SB
1486static ssize_t nvme_cmb_show(struct device *dev,
1487 struct device_attribute *attr,
1488 char *buf)
1489{
1490 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1491
c965809c 1492 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
202021c1
SB
1493 ndev->cmbloc, ndev->cmbsz);
1494}
1495static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1496
8ffaadf7
JD
1497static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1498{
1499 u64 szu, size, offset;
8ffaadf7
JD
1500 resource_size_t bar_size;
1501 struct pci_dev *pdev = to_pci_dev(dev->dev);
1502 void __iomem *cmb;
1503 dma_addr_t dma_addr;
1504
7a67cbea 1505 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
8ffaadf7
JD
1506 if (!(NVME_CMB_SZ(dev->cmbsz)))
1507 return NULL;
202021c1 1508 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
8ffaadf7 1509
202021c1
SB
1510 if (!use_cmb_sqes)
1511 return NULL;
8ffaadf7
JD
1512
1513 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1514 size = szu * NVME_CMB_SZ(dev->cmbsz);
202021c1
SB
1515 offset = szu * NVME_CMB_OFST(dev->cmbloc);
1516 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(dev->cmbloc));
8ffaadf7
JD
1517
1518 if (offset > bar_size)
1519 return NULL;
1520
1521 /*
1522 * Controllers may support a CMB size larger than their BAR,
1523 * for example, due to being behind a bridge. Reduce the CMB to
1524 * the reported size of the BAR
1525 */
1526 if (size > bar_size - offset)
1527 size = bar_size - offset;
1528
202021c1 1529 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(dev->cmbloc)) + offset;
8ffaadf7
JD
1530 cmb = ioremap_wc(dma_addr, size);
1531 if (!cmb)
1532 return NULL;
1533
1534 dev->cmb_dma_addr = dma_addr;
1535 dev->cmb_size = size;
1536 return cmb;
1537}
1538
1539static inline void nvme_release_cmb(struct nvme_dev *dev)
1540{
1541 if (dev->cmb) {
1542 iounmap(dev->cmb);
1543 dev->cmb = NULL;
f63572df
JD
1544 if (dev->cmbsz) {
1545 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1546 &dev_attr_cmb.attr, NULL);
1547 dev->cmbsz = 0;
1548 }
8ffaadf7
JD
1549 }
1550}
1551
87ad72a5
CH
1552static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
1553{
1554 size_t len = dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs);
1555 struct nvme_command c;
1556 u64 dma_addr;
1557 int ret;
1558
1559 dma_addr = dma_map_single(dev->dev, dev->host_mem_descs, len,
1560 DMA_TO_DEVICE);
1561 if (dma_mapping_error(dev->dev, dma_addr))
1562 return -ENOMEM;
1563
1564 memset(&c, 0, sizeof(c));
1565 c.features.opcode = nvme_admin_set_features;
1566 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1567 c.features.dword11 = cpu_to_le32(bits);
1568 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1569 ilog2(dev->ctrl.page_size));
1570 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1571 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1572 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1573
1574 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1575 if (ret) {
1576 dev_warn(dev->ctrl.device,
1577 "failed to set host mem (err %d, flags %#x).\n",
1578 ret, bits);
1579 }
1580 dma_unmap_single(dev->dev, dma_addr, len, DMA_TO_DEVICE);
1581 return ret;
1582}
1583
1584static void nvme_free_host_mem(struct nvme_dev *dev)
1585{
1586 int i;
1587
1588 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1589 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1590 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1591
1592 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1593 le64_to_cpu(desc->addr));
1594 }
1595
1596 kfree(dev->host_mem_desc_bufs);
1597 dev->host_mem_desc_bufs = NULL;
1598 kfree(dev->host_mem_descs);
1599 dev->host_mem_descs = NULL;
1600}
1601
1602static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1603{
1604 struct nvme_host_mem_buf_desc *descs;
1605 u32 chunk_size, max_entries, i = 0;
1606 void **bufs;
1607 u64 size, tmp;
1608
1609 /* start big and work our way down */
1610 chunk_size = min(preferred, (u64)PAGE_SIZE << MAX_ORDER);
1611retry:
1612 tmp = (preferred + chunk_size - 1);
1613 do_div(tmp, chunk_size);
1614 max_entries = tmp;
1615 descs = kcalloc(max_entries, sizeof(*descs), GFP_KERNEL);
1616 if (!descs)
1617 goto out;
1618
1619 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1620 if (!bufs)
1621 goto out_free_descs;
1622
1623 for (size = 0; size < preferred; size += chunk_size) {
1624 u32 len = min_t(u64, chunk_size, preferred - size);
1625 dma_addr_t dma_addr;
1626
1627 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1628 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1629 if (!bufs[i])
1630 break;
1631
1632 descs[i].addr = cpu_to_le64(dma_addr);
1633 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1634 i++;
1635 }
1636
1637 if (!size || (min && size < min)) {
1638 dev_warn(dev->ctrl.device,
1639 "failed to allocate host memory buffer.\n");
1640 goto out_free_bufs;
1641 }
1642
1643 dev_info(dev->ctrl.device,
1644 "allocated %lld MiB host memory buffer.\n",
1645 size >> ilog2(SZ_1M));
1646 dev->nr_host_mem_descs = i;
1647 dev->host_mem_size = size;
1648 dev->host_mem_descs = descs;
1649 dev->host_mem_desc_bufs = bufs;
1650 return 0;
1651
1652out_free_bufs:
1653 while (--i >= 0) {
1654 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1655
1656 dma_free_coherent(dev->dev, size, bufs[i],
1657 le64_to_cpu(descs[i].addr));
1658 }
1659
1660 kfree(bufs);
1661out_free_descs:
1662 kfree(descs);
1663out:
1664 /* try a smaller chunk size if we failed early */
1665 if (chunk_size >= PAGE_SIZE * 2 && (i == 0 || size < min)) {
1666 chunk_size /= 2;
1667 goto retry;
1668 }
1669 dev->host_mem_descs = NULL;
1670 return -ENOMEM;
1671}
1672
1673static void nvme_setup_host_mem(struct nvme_dev *dev)
1674{
1675 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1676 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1677 u64 min = (u64)dev->ctrl.hmmin * 4096;
1678 u32 enable_bits = NVME_HOST_MEM_ENABLE;
1679
1680 preferred = min(preferred, max);
1681 if (min > max) {
1682 dev_warn(dev->ctrl.device,
1683 "min host memory (%lld MiB) above limit (%d MiB).\n",
1684 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1685 nvme_free_host_mem(dev);
1686 return;
1687 }
1688
1689 /*
1690 * If we already have a buffer allocated check if we can reuse it.
1691 */
1692 if (dev->host_mem_descs) {
1693 if (dev->host_mem_size >= min)
1694 enable_bits |= NVME_HOST_MEM_RETURN;
1695 else
1696 nvme_free_host_mem(dev);
1697 }
1698
1699 if (!dev->host_mem_descs) {
1700 if (nvme_alloc_host_mem(dev, min, preferred))
1701 return;
1702 }
1703
1704 if (nvme_set_host_mem(dev, enable_bits))
1705 nvme_free_host_mem(dev);
1706}
1707
8d85fce7 1708static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 1709{
a4aea562 1710 struct nvme_queue *adminq = dev->queues[0];
e75ec752 1711 struct pci_dev *pdev = to_pci_dev(dev->dev);
97f6ef64
XY
1712 int result, nr_io_queues;
1713 unsigned long size;
b60503ba 1714
2800b8e7 1715 nr_io_queues = num_online_cpus();
9a0be7ab
CH
1716 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1717 if (result < 0)
1b23484b 1718 return result;
9a0be7ab 1719
f5fa90dc 1720 if (nr_io_queues == 0)
a5229050 1721 return 0;
b60503ba 1722
8ffaadf7
JD
1723 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1724 result = nvme_cmb_qdepth(dev, nr_io_queues,
1725 sizeof(struct nvme_command));
1726 if (result > 0)
1727 dev->q_depth = result;
1728 else
1729 nvme_release_cmb(dev);
1730 }
1731
97f6ef64
XY
1732 do {
1733 size = db_bar_size(dev, nr_io_queues);
1734 result = nvme_remap_bar(dev, size);
1735 if (!result)
1736 break;
1737 if (!--nr_io_queues)
1738 return -ENOMEM;
1739 } while (1);
1740 adminq->q_db = dev->dbs;
f1938f6e 1741
9d713c2b 1742 /* Deregister the admin queue's interrupt */
0ff199cb 1743 pci_free_irq(pdev, 0, adminq);
9d713c2b 1744
e32efbfc
JA
1745 /*
1746 * If we enable msix early due to not intx, disable it again before
1747 * setting up the full range we need.
1748 */
dca51e78
CH
1749 pci_free_irq_vectors(pdev);
1750 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1751 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1752 if (nr_io_queues <= 0)
1753 return -EIO;
1754 dev->max_qid = nr_io_queues;
fa08a396 1755
063a8096
MW
1756 /*
1757 * Should investigate if there's a performance win from allocating
1758 * more queues than interrupt vectors; it might allow the submission
1759 * path to scale better, even if the receive path is limited by the
1760 * number of interrupts.
1761 */
063a8096 1762
dca51e78 1763 result = queue_request_irq(adminq);
758dd7fd
JD
1764 if (result) {
1765 adminq->cq_vector = -1;
d4875622 1766 return result;
758dd7fd 1767 }
749941f2 1768 return nvme_create_io_queues(dev);
b60503ba
MW
1769}
1770
2a842aca 1771static void nvme_del_queue_end(struct request *req, blk_status_t error)
a5768aa8 1772{
db3cbfff 1773 struct nvme_queue *nvmeq = req->end_io_data;
b5875222 1774
db3cbfff
KB
1775 blk_mq_free_request(req);
1776 complete(&nvmeq->dev->ioq_wait);
a5768aa8
KB
1777}
1778
2a842aca 1779static void nvme_del_cq_end(struct request *req, blk_status_t error)
a5768aa8 1780{
db3cbfff 1781 struct nvme_queue *nvmeq = req->end_io_data;
a5768aa8 1782
db3cbfff
KB
1783 if (!error) {
1784 unsigned long flags;
1785
2e39e0f6
ML
1786 /*
1787 * We might be called with the AQ q_lock held
1788 * and the I/O queue q_lock should always
1789 * nest inside the AQ one.
1790 */
1791 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1792 SINGLE_DEPTH_NESTING);
db3cbfff
KB
1793 nvme_process_cq(nvmeq);
1794 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
a5768aa8 1795 }
db3cbfff
KB
1796
1797 nvme_del_queue_end(req, error);
a5768aa8
KB
1798}
1799
db3cbfff 1800static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
bda4e0fb 1801{
db3cbfff
KB
1802 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1803 struct request *req;
1804 struct nvme_command cmd;
bda4e0fb 1805
db3cbfff
KB
1806 memset(&cmd, 0, sizeof(cmd));
1807 cmd.delete_queue.opcode = opcode;
1808 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
bda4e0fb 1809
eb71f435 1810 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
db3cbfff
KB
1811 if (IS_ERR(req))
1812 return PTR_ERR(req);
bda4e0fb 1813
db3cbfff
KB
1814 req->timeout = ADMIN_TIMEOUT;
1815 req->end_io_data = nvmeq;
1816
1817 blk_execute_rq_nowait(q, NULL, req, false,
1818 opcode == nvme_admin_delete_cq ?
1819 nvme_del_cq_end : nvme_del_queue_end);
1820 return 0;
bda4e0fb
KB
1821}
1822
70659060 1823static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
a5768aa8 1824{
70659060 1825 int pass;
db3cbfff
KB
1826 unsigned long timeout;
1827 u8 opcode = nvme_admin_delete_sq;
a5768aa8 1828
db3cbfff 1829 for (pass = 0; pass < 2; pass++) {
014a0d60 1830 int sent = 0, i = queues;
db3cbfff
KB
1831
1832 reinit_completion(&dev->ioq_wait);
1833 retry:
1834 timeout = ADMIN_TIMEOUT;
c21377f8
GKB
1835 for (; i > 0; i--, sent++)
1836 if (nvme_delete_queue(dev->queues[i], opcode))
db3cbfff 1837 break;
c21377f8 1838
db3cbfff
KB
1839 while (sent--) {
1840 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1841 if (timeout == 0)
1842 return;
1843 if (i)
1844 goto retry;
1845 }
1846 opcode = nvme_admin_delete_cq;
1847 }
a5768aa8
KB
1848}
1849
422ef0c7
MW
1850/*
1851 * Return: error value if an error occurred setting up the queues or calling
1852 * Identify Device. 0 if these succeeded, even if adding some of the
1853 * namespaces failed. At the moment, these failures are silent. TBD which
1854 * failures should be reported.
1855 */
8d85fce7 1856static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 1857{
5bae7f73 1858 if (!dev->ctrl.tagset) {
ffe7704d
KB
1859 dev->tagset.ops = &nvme_mq_ops;
1860 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1861 dev->tagset.timeout = NVME_IO_TIMEOUT;
1862 dev->tagset.numa_node = dev_to_node(dev->dev);
1863 dev->tagset.queue_depth =
a4aea562 1864 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
ffe7704d
KB
1865 dev->tagset.cmd_size = nvme_cmd_size(dev);
1866 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1867 dev->tagset.driver_data = dev;
b60503ba 1868
ffe7704d
KB
1869 if (blk_mq_alloc_tag_set(&dev->tagset))
1870 return 0;
5bae7f73 1871 dev->ctrl.tagset = &dev->tagset;
f9f38e33
HK
1872
1873 nvme_dbbuf_set(dev);
949928c1
KB
1874 } else {
1875 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1876
1877 /* Free previously allocated queues that are no longer usable */
1878 nvme_free_queues(dev, dev->online_queues);
ffe7704d 1879 }
949928c1 1880
e1e5e564 1881 return 0;
b60503ba
MW
1882}
1883
b00a726a 1884static int nvme_pci_enable(struct nvme_dev *dev)
0877cb0d 1885{
42f61420 1886 u64 cap;
b00a726a 1887 int result = -ENOMEM;
e75ec752 1888 struct pci_dev *pdev = to_pci_dev(dev->dev);
0877cb0d
KB
1889
1890 if (pci_enable_device_mem(pdev))
1891 return result;
1892
0877cb0d 1893 pci_set_master(pdev);
0877cb0d 1894
e75ec752
CH
1895 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1896 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
052d0efa 1897 goto disable;
0877cb0d 1898
7a67cbea 1899 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
0e53d180 1900 result = -ENODEV;
b00a726a 1901 goto disable;
0e53d180 1902 }
e32efbfc
JA
1903
1904 /*
a5229050
KB
1905 * Some devices and/or platforms don't advertise or work with INTx
1906 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1907 * adjust this later.
e32efbfc 1908 */
dca51e78
CH
1909 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
1910 if (result < 0)
1911 return result;
e32efbfc 1912
7a67cbea
CH
1913 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
1914
42f61420
KB
1915 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
1916 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
7a67cbea 1917 dev->dbs = dev->bar + 4096;
1f390c1f
SG
1918
1919 /*
1920 * Temporary fix for the Apple controller found in the MacBook8,1 and
1921 * some MacBook7,1 to avoid controller resets and data loss.
1922 */
1923 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1924 dev->q_depth = 2;
9bdcfb10
CH
1925 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
1926 "set queue depth=%u to work around controller resets\n",
1f390c1f
SG
1927 dev->q_depth);
1928 }
1929
202021c1
SB
1930 /*
1931 * CMBs can currently only exist on >=1.2 PCIe devices. We only
1932 * populate sysfs if a CMB is implemented. Note that we add the
1933 * CMB attribute to the nvme_ctrl kobj which removes the need to remove
1934 * it on exit. Since nvme_dev_attrs_group has no name we can pass
1935 * NULL as final argument to sysfs_add_file_to_group.
1936 */
1937
8ef2074d 1938 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
8ffaadf7 1939 dev->cmb = nvme_map_cmb(dev);
0877cb0d 1940
202021c1
SB
1941 if (dev->cmbsz) {
1942 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1943 &dev_attr_cmb.attr, NULL))
9bdcfb10 1944 dev_warn(dev->ctrl.device,
202021c1
SB
1945 "failed to add sysfs attribute for CMB\n");
1946 }
1947 }
1948
a0a3408e
KB
1949 pci_enable_pcie_error_reporting(pdev);
1950 pci_save_state(pdev);
0877cb0d
KB
1951 return 0;
1952
1953 disable:
0877cb0d
KB
1954 pci_disable_device(pdev);
1955 return result;
1956}
1957
1958static void nvme_dev_unmap(struct nvme_dev *dev)
b00a726a
KB
1959{
1960 if (dev->bar)
1961 iounmap(dev->bar);
a1f447b3 1962 pci_release_mem_regions(to_pci_dev(dev->dev));
b00a726a
KB
1963}
1964
1965static void nvme_pci_disable(struct nvme_dev *dev)
0877cb0d 1966{
e75ec752
CH
1967 struct pci_dev *pdev = to_pci_dev(dev->dev);
1968
f63572df 1969 nvme_release_cmb(dev);
dca51e78 1970 pci_free_irq_vectors(pdev);
0877cb0d 1971
a0a3408e
KB
1972 if (pci_is_enabled(pdev)) {
1973 pci_disable_pcie_error_reporting(pdev);
e75ec752 1974 pci_disable_device(pdev);
4d115420 1975 }
4d115420
KB
1976}
1977
a5cdb68c 1978static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
b60503ba 1979{
70659060 1980 int i, queues;
302ad8cc
KB
1981 bool dead = true;
1982 struct pci_dev *pdev = to_pci_dev(dev->dev);
22404274 1983
77bf25ea 1984 mutex_lock(&dev->shutdown_lock);
302ad8cc
KB
1985 if (pci_is_enabled(pdev)) {
1986 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1987
1988 if (dev->ctrl.state == NVME_CTRL_LIVE)
1989 nvme_start_freeze(&dev->ctrl);
1990 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
1991 pdev->error_state != pci_channel_io_normal);
c9d3bf88 1992 }
c21377f8 1993
302ad8cc
KB
1994 /*
1995 * Give the controller a chance to complete all entered requests if
1996 * doing a safe shutdown.
1997 */
87ad72a5
CH
1998 if (!dead) {
1999 if (shutdown)
2000 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2001
2002 /*
2003 * If the controller is still alive tell it to stop using the
2004 * host memory buffer. In theory the shutdown / reset should
2005 * make sure that it doesn't access the host memoery anymore,
2006 * but I'd rather be safe than sorry..
2007 */
2008 if (dev->host_mem_descs)
2009 nvme_set_host_mem(dev, 0);
2010
2011 }
302ad8cc
KB
2012 nvme_stop_queues(&dev->ctrl);
2013
70659060 2014 queues = dev->online_queues - 1;
c21377f8
GKB
2015 for (i = dev->queue_count - 1; i > 0; i--)
2016 nvme_suspend_queue(dev->queues[i]);
2017
302ad8cc 2018 if (dead) {
82469c59
GKB
2019 /* A device might become IO incapable very soon during
2020 * probe, before the admin queue is configured. Thus,
2021 * queue_count can be 0 here.
2022 */
2023 if (dev->queue_count)
2024 nvme_suspend_queue(dev->queues[0]);
4d115420 2025 } else {
70659060 2026 nvme_disable_io_queues(dev, queues);
a5cdb68c 2027 nvme_disable_admin_queue(dev, shutdown);
4d115420 2028 }
b00a726a 2029 nvme_pci_disable(dev);
07836e65 2030
e1958e65
ML
2031 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2032 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
302ad8cc
KB
2033
2034 /*
2035 * The driver will not be starting up queues again if shutting down so
2036 * must flush all entered requests to their failed completion to avoid
2037 * deadlocking blk-mq hot-cpu notifier.
2038 */
2039 if (shutdown)
2040 nvme_start_queues(&dev->ctrl);
77bf25ea 2041 mutex_unlock(&dev->shutdown_lock);
b60503ba
MW
2042}
2043
091b6092
MW
2044static int nvme_setup_prp_pools(struct nvme_dev *dev)
2045{
e75ec752 2046 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
091b6092
MW
2047 PAGE_SIZE, PAGE_SIZE, 0);
2048 if (!dev->prp_page_pool)
2049 return -ENOMEM;
2050
99802a7a 2051 /* Optimisation for I/Os between 4k and 128k */
e75ec752 2052 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
99802a7a
MW
2053 256, 256, 0);
2054 if (!dev->prp_small_pool) {
2055 dma_pool_destroy(dev->prp_page_pool);
2056 return -ENOMEM;
2057 }
091b6092
MW
2058 return 0;
2059}
2060
2061static void nvme_release_prp_pools(struct nvme_dev *dev)
2062{
2063 dma_pool_destroy(dev->prp_page_pool);
99802a7a 2064 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
2065}
2066
1673f1f0 2067static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
5e82e952 2068{
1673f1f0 2069 struct nvme_dev *dev = to_nvme_dev(ctrl);
9ac27090 2070
f9f38e33 2071 nvme_dbbuf_dma_free(dev);
e75ec752 2072 put_device(dev->dev);
4af0e21c
KB
2073 if (dev->tagset.tags)
2074 blk_mq_free_tag_set(&dev->tagset);
1c63dc66
CH
2075 if (dev->ctrl.admin_q)
2076 blk_put_queue(dev->ctrl.admin_q);
5e82e952 2077 kfree(dev->queues);
e286bcfc 2078 free_opal_dev(dev->ctrl.opal_dev);
5e82e952
KB
2079 kfree(dev);
2080}
2081
f58944e2
KB
2082static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2083{
237045fc 2084 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
f58944e2
KB
2085
2086 kref_get(&dev->ctrl.kref);
69d9a99c 2087 nvme_dev_disable(dev, false);
f58944e2
KB
2088 if (!schedule_work(&dev->remove_work))
2089 nvme_put_ctrl(&dev->ctrl);
2090}
2091
fd634f41 2092static void nvme_reset_work(struct work_struct *work)
5e82e952 2093{
fd634f41 2094 struct nvme_dev *dev = container_of(work, struct nvme_dev, reset_work);
a98e58e5 2095 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
f58944e2 2096 int result = -ENODEV;
5e82e952 2097
82b057ca 2098 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
fd634f41 2099 goto out;
5e82e952 2100
fd634f41
CH
2101 /*
2102 * If we're called to reset a live controller first shut it down before
2103 * moving on.
2104 */
b00a726a 2105 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
a5cdb68c 2106 nvme_dev_disable(dev, false);
5e82e952 2107
b00a726a 2108 result = nvme_pci_enable(dev);
f0b50732 2109 if (result)
3cf519b5 2110 goto out;
f0b50732
KB
2111
2112 result = nvme_configure_admin_queue(dev);
2113 if (result)
f58944e2 2114 goto out;
f0b50732 2115
a4aea562 2116 nvme_init_queue(dev->queues[0], 0);
0fb59cbc
KB
2117 result = nvme_alloc_admin_tags(dev);
2118 if (result)
f58944e2 2119 goto out;
b9afca3e 2120
ce4541f4
CH
2121 result = nvme_init_identify(&dev->ctrl);
2122 if (result)
f58944e2 2123 goto out;
ce4541f4 2124
e286bcfc
SB
2125 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2126 if (!dev->ctrl.opal_dev)
2127 dev->ctrl.opal_dev =
2128 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2129 else if (was_suspend)
2130 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2131 } else {
2132 free_opal_dev(dev->ctrl.opal_dev);
2133 dev->ctrl.opal_dev = NULL;
4f1244c8 2134 }
a98e58e5 2135
f9f38e33
HK
2136 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2137 result = nvme_dbbuf_dma_alloc(dev);
2138 if (result)
2139 dev_warn(dev->dev,
2140 "unable to allocate dma for dbbuf\n");
2141 }
2142
87ad72a5
CH
2143 if (dev->ctrl.hmpre)
2144 nvme_setup_host_mem(dev);
2145
f0b50732 2146 result = nvme_setup_io_queues(dev);
badc34d4 2147 if (result)
f58944e2 2148 goto out;
f0b50732 2149
21f033f7
KB
2150 /*
2151 * A controller that can not execute IO typically requires user
2152 * intervention to correct. For such degraded controllers, the driver
2153 * should not submit commands the user did not request, so skip
2154 * registering for asynchronous event notification on this condition.
2155 */
f866fc42
CH
2156 if (dev->online_queues > 1)
2157 nvme_queue_async_events(&dev->ctrl);
3cf519b5 2158
2659e57b
CH
2159 /*
2160 * Keep the controller around but remove all namespaces if we don't have
2161 * any working I/O queue.
2162 */
3cf519b5 2163 if (dev->online_queues < 2) {
1b3c47c1 2164 dev_warn(dev->ctrl.device, "IO queues not created\n");
3b24774e 2165 nvme_kill_queues(&dev->ctrl);
5bae7f73 2166 nvme_remove_namespaces(&dev->ctrl);
3cf519b5 2167 } else {
25646264 2168 nvme_start_queues(&dev->ctrl);
302ad8cc 2169 nvme_wait_freeze(&dev->ctrl);
3cf519b5 2170 nvme_dev_add(dev);
302ad8cc 2171 nvme_unfreeze(&dev->ctrl);
3cf519b5
CH
2172 }
2173
bb8d261e
CH
2174 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2175 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2176 goto out;
2177 }
92911a55
CH
2178
2179 if (dev->online_queues > 1)
5955be21 2180 nvme_queue_scan(&dev->ctrl);
3cf519b5 2181 return;
f0b50732 2182
3cf519b5 2183 out:
f58944e2 2184 nvme_remove_dead_ctrl(dev, result);
f0b50732
KB
2185}
2186
5c8809e6 2187static void nvme_remove_dead_ctrl_work(struct work_struct *work)
9a6b9458 2188{
5c8809e6 2189 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
e75ec752 2190 struct pci_dev *pdev = to_pci_dev(dev->dev);
9a6b9458 2191
69d9a99c 2192 nvme_kill_queues(&dev->ctrl);
9a6b9458 2193 if (pci_get_drvdata(pdev))
921920ab 2194 device_release_driver(&pdev->dev);
1673f1f0 2195 nvme_put_ctrl(&dev->ctrl);
9a6b9458
KB
2196}
2197
4cc06521 2198static int nvme_reset(struct nvme_dev *dev)
9a6b9458 2199{
1c63dc66 2200 if (!dev->ctrl.admin_q || blk_queue_dying(dev->ctrl.admin_q))
4cc06521 2201 return -ENODEV;
82b057ca
RP
2202 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING))
2203 return -EBUSY;
9a6327d2 2204 if (!queue_work(nvme_wq, &dev->reset_work))
846cc05f 2205 return -EBUSY;
846cc05f 2206 return 0;
9a6b9458
KB
2207}
2208
1c63dc66 2209static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
9ca97374 2210{
1c63dc66 2211 *val = readl(to_nvme_dev(ctrl)->bar + off);
90667892 2212 return 0;
9ca97374
TH
2213}
2214
5fd4ce1b 2215static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
4cc06521 2216{
5fd4ce1b
CH
2217 writel(val, to_nvme_dev(ctrl)->bar + off);
2218 return 0;
2219}
4cc06521 2220
7fd8930f
CH
2221static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2222{
2223 *val = readq(to_nvme_dev(ctrl)->bar + off);
2224 return 0;
4cc06521
KB
2225}
2226
f3ca80fc
CH
2227static int nvme_pci_reset_ctrl(struct nvme_ctrl *ctrl)
2228{
c5f6ce97
KB
2229 struct nvme_dev *dev = to_nvme_dev(ctrl);
2230 int ret = nvme_reset(dev);
2231
2232 if (!ret)
2233 flush_work(&dev->reset_work);
2234 return ret;
4cc06521 2235}
f3ca80fc 2236
1c63dc66 2237static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
1a353d85 2238 .name = "pcie",
e439bb12 2239 .module = THIS_MODULE,
c81bfba9 2240 .flags = NVME_F_METADATA_SUPPORTED,
1c63dc66 2241 .reg_read32 = nvme_pci_reg_read32,
5fd4ce1b 2242 .reg_write32 = nvme_pci_reg_write32,
7fd8930f 2243 .reg_read64 = nvme_pci_reg_read64,
f3ca80fc 2244 .reset_ctrl = nvme_pci_reset_ctrl,
1673f1f0 2245 .free_ctrl = nvme_pci_free_ctrl,
f866fc42 2246 .submit_async_event = nvme_pci_submit_async_event,
1c63dc66 2247};
4cc06521 2248
b00a726a
KB
2249static int nvme_dev_map(struct nvme_dev *dev)
2250{
b00a726a
KB
2251 struct pci_dev *pdev = to_pci_dev(dev->dev);
2252
a1f447b3 2253 if (pci_request_mem_regions(pdev, "nvme"))
b00a726a
KB
2254 return -ENODEV;
2255
97f6ef64 2256 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
b00a726a
KB
2257 goto release;
2258
9fa196e7 2259 return 0;
b00a726a 2260 release:
9fa196e7
MG
2261 pci_release_mem_regions(pdev);
2262 return -ENODEV;
b00a726a
KB
2263}
2264
ff5350a8
AL
2265static unsigned long check_dell_samsung_bug(struct pci_dev *pdev)
2266{
2267 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2268 /*
2269 * Several Samsung devices seem to drop off the PCIe bus
2270 * randomly when APST is on and uses the deepest sleep state.
2271 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2272 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2273 * 950 PRO 256GB", but it seems to be restricted to two Dell
2274 * laptops.
2275 */
2276 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2277 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2278 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2279 return NVME_QUIRK_NO_DEEPEST_PS;
2280 }
2281
2282 return 0;
2283}
2284
8d85fce7 2285static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 2286{
a4aea562 2287 int node, result = -ENOMEM;
b60503ba 2288 struct nvme_dev *dev;
ff5350a8 2289 unsigned long quirks = id->driver_data;
b60503ba 2290
a4aea562
MB
2291 node = dev_to_node(&pdev->dev);
2292 if (node == NUMA_NO_NODE)
2fa84351 2293 set_dev_node(&pdev->dev, first_memory_node);
a4aea562
MB
2294
2295 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
b60503ba
MW
2296 if (!dev)
2297 return -ENOMEM;
a4aea562
MB
2298 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2299 GFP_KERNEL, node);
b60503ba
MW
2300 if (!dev->queues)
2301 goto free;
2302
e75ec752 2303 dev->dev = get_device(&pdev->dev);
9a6b9458 2304 pci_set_drvdata(pdev, dev);
1c63dc66 2305
b00a726a
KB
2306 result = nvme_dev_map(dev);
2307 if (result)
2308 goto free;
2309
f3ca80fc 2310 INIT_WORK(&dev->reset_work, nvme_reset_work);
5c8809e6 2311 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
77bf25ea 2312 mutex_init(&dev->shutdown_lock);
db3cbfff 2313 init_completion(&dev->ioq_wait);
b60503ba 2314
091b6092
MW
2315 result = nvme_setup_prp_pools(dev);
2316 if (result)
a96d4f5c 2317 goto put_pci;
4cc06521 2318
ff5350a8
AL
2319 quirks |= check_dell_samsung_bug(pdev);
2320
f3ca80fc 2321 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
ff5350a8 2322 quirks);
4cc06521 2323 if (result)
2e1d8448 2324 goto release_pools;
740216fc 2325
82b057ca 2326 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
1b3c47c1
SG
2327 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2328
9a6327d2 2329 queue_work(nvme_wq, &dev->reset_work);
b60503ba
MW
2330 return 0;
2331
0877cb0d 2332 release_pools:
091b6092 2333 nvme_release_prp_pools(dev);
a96d4f5c 2334 put_pci:
e75ec752 2335 put_device(dev->dev);
b00a726a 2336 nvme_dev_unmap(dev);
b60503ba
MW
2337 free:
2338 kfree(dev->queues);
b60503ba
MW
2339 kfree(dev);
2340 return result;
2341}
2342
f0d54a54
KB
2343static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
2344{
a6739479 2345 struct nvme_dev *dev = pci_get_drvdata(pdev);
f0d54a54 2346
a6739479 2347 if (prepare)
a5cdb68c 2348 nvme_dev_disable(dev, false);
a6739479 2349 else
c5f6ce97 2350 nvme_reset(dev);
f0d54a54
KB
2351}
2352
09ece142
KB
2353static void nvme_shutdown(struct pci_dev *pdev)
2354{
2355 struct nvme_dev *dev = pci_get_drvdata(pdev);
a5cdb68c 2356 nvme_dev_disable(dev, true);
09ece142
KB
2357}
2358
f58944e2
KB
2359/*
2360 * The driver's remove may be called on a device in a partially initialized
2361 * state. This function must not have any dependencies on the device state in
2362 * order to proceed.
2363 */
8d85fce7 2364static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
2365{
2366 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458 2367
bb8d261e
CH
2368 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2369
82b057ca 2370 cancel_work_sync(&dev->reset_work);
9a6b9458 2371 pci_set_drvdata(pdev, NULL);
0ff9d4e1 2372
6db28eda 2373 if (!pci_device_is_present(pdev)) {
0ff9d4e1 2374 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
6db28eda
KB
2375 nvme_dev_disable(dev, false);
2376 }
0ff9d4e1 2377
9bf2b972 2378 flush_work(&dev->reset_work);
53029b04 2379 nvme_uninit_ctrl(&dev->ctrl);
a5cdb68c 2380 nvme_dev_disable(dev, true);
87ad72a5 2381 nvme_free_host_mem(dev);
a4aea562 2382 nvme_dev_remove_admin(dev);
a1a5ef99 2383 nvme_free_queues(dev, 0);
9a6b9458 2384 nvme_release_prp_pools(dev);
b00a726a 2385 nvme_dev_unmap(dev);
1673f1f0 2386 nvme_put_ctrl(&dev->ctrl);
b60503ba
MW
2387}
2388
13880f5b
KB
2389static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2390{
2391 int ret = 0;
2392
2393 if (numvfs == 0) {
2394 if (pci_vfs_assigned(pdev)) {
2395 dev_warn(&pdev->dev,
2396 "Cannot disable SR-IOV VFs while assigned\n");
2397 return -EPERM;
2398 }
2399 pci_disable_sriov(pdev);
2400 return 0;
2401 }
2402
2403 ret = pci_enable_sriov(pdev, numvfs);
2404 return ret ? ret : numvfs;
2405}
2406
671a6018 2407#ifdef CONFIG_PM_SLEEP
cd638946
KB
2408static int nvme_suspend(struct device *dev)
2409{
2410 struct pci_dev *pdev = to_pci_dev(dev);
2411 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2412
a5cdb68c 2413 nvme_dev_disable(ndev, true);
cd638946
KB
2414 return 0;
2415}
2416
2417static int nvme_resume(struct device *dev)
2418{
2419 struct pci_dev *pdev = to_pci_dev(dev);
2420 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 2421
c5f6ce97 2422 nvme_reset(ndev);
9a6b9458 2423 return 0;
cd638946 2424}
671a6018 2425#endif
cd638946
KB
2426
2427static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 2428
a0a3408e
KB
2429static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2430 pci_channel_state_t state)
2431{
2432 struct nvme_dev *dev = pci_get_drvdata(pdev);
2433
2434 /*
2435 * A frozen channel requires a reset. When detected, this method will
2436 * shutdown the controller to quiesce. The controller will be restarted
2437 * after the slot reset through driver's slot_reset callback.
2438 */
a0a3408e
KB
2439 switch (state) {
2440 case pci_channel_io_normal:
2441 return PCI_ERS_RESULT_CAN_RECOVER;
2442 case pci_channel_io_frozen:
d011fb31
KB
2443 dev_warn(dev->ctrl.device,
2444 "frozen state error detected, reset controller\n");
a5cdb68c 2445 nvme_dev_disable(dev, false);
a0a3408e
KB
2446 return PCI_ERS_RESULT_NEED_RESET;
2447 case pci_channel_io_perm_failure:
d011fb31
KB
2448 dev_warn(dev->ctrl.device,
2449 "failure state error detected, request disconnect\n");
a0a3408e
KB
2450 return PCI_ERS_RESULT_DISCONNECT;
2451 }
2452 return PCI_ERS_RESULT_NEED_RESET;
2453}
2454
2455static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2456{
2457 struct nvme_dev *dev = pci_get_drvdata(pdev);
2458
1b3c47c1 2459 dev_info(dev->ctrl.device, "restart after slot reset\n");
a0a3408e 2460 pci_restore_state(pdev);
c5f6ce97 2461 nvme_reset(dev);
a0a3408e
KB
2462 return PCI_ERS_RESULT_RECOVERED;
2463}
2464
2465static void nvme_error_resume(struct pci_dev *pdev)
2466{
2467 pci_cleanup_aer_uncorrect_error_status(pdev);
2468}
2469
1d352035 2470static const struct pci_error_handlers nvme_err_handler = {
b60503ba 2471 .error_detected = nvme_error_detected,
b60503ba
MW
2472 .slot_reset = nvme_slot_reset,
2473 .resume = nvme_error_resume,
f0d54a54 2474 .reset_notify = nvme_reset_notify,
b60503ba
MW
2475};
2476
6eb0d698 2477static const struct pci_device_id nvme_id_table[] = {
106198ed 2478 { PCI_VDEVICE(INTEL, 0x0953),
08095e70 2479 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2480 NVME_QUIRK_DEALLOCATE_ZEROES, },
99466e70
KB
2481 { PCI_VDEVICE(INTEL, 0x0a53),
2482 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2483 NVME_QUIRK_DEALLOCATE_ZEROES, },
99466e70
KB
2484 { PCI_VDEVICE(INTEL, 0x0a54),
2485 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2486 NVME_QUIRK_DEALLOCATE_ZEROES, },
50af47d0
AL
2487 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2488 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
540c801c
KB
2489 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2490 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
54adc010
GP
2491 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2492 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
015282c9
WW
2493 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2494 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
b60503ba 2495 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
c74dc780 2496 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
124298bd 2497 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
b60503ba
MW
2498 { 0, }
2499};
2500MODULE_DEVICE_TABLE(pci, nvme_id_table);
2501
2502static struct pci_driver nvme_driver = {
2503 .name = "nvme",
2504 .id_table = nvme_id_table,
2505 .probe = nvme_probe,
8d85fce7 2506 .remove = nvme_remove,
09ece142 2507 .shutdown = nvme_shutdown,
cd638946
KB
2508 .driver = {
2509 .pm = &nvme_dev_pm_ops,
2510 },
13880f5b 2511 .sriov_configure = nvme_pci_sriov_configure,
b60503ba
MW
2512 .err_handler = &nvme_err_handler,
2513};
2514
2515static int __init nvme_init(void)
2516{
9a6327d2 2517 return pci_register_driver(&nvme_driver);
b60503ba
MW
2518}
2519
2520static void __exit nvme_exit(void)
2521{
2522 pci_unregister_driver(&nvme_driver);
21bd78bc 2523 _nvme_check_size();
b60503ba
MW
2524}
2525
2526MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2527MODULE_LICENSE("GPL");
c78b4713 2528MODULE_VERSION("1.0");
b60503ba
MW
2529module_init(nvme_init);
2530module_exit(nvme_exit);