]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kvm/svm.c
KVM: x86: Add nested virtualization support for MPX
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
9611c187 7 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
8 *
9 * Authors:
10 * Yaniv Kamay <yaniv@qumranet.com>
11 * Avi Kivity <avi@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
edf88417
AK
17#include <linux/kvm_host.h>
18
85f455f7 19#include "irq.h"
1d737c8a 20#include "mmu.h"
5fdbf976 21#include "kvm_cache_regs.h"
fe4c7b19 22#include "x86.h"
66f7b72e 23#include "cpuid.h"
e495606d 24
6aa8b732 25#include <linux/module.h>
ae759544 26#include <linux/mod_devicetable.h>
9d8f549d 27#include <linux/kernel.h>
6aa8b732
AK
28#include <linux/vmalloc.h>
29#include <linux/highmem.h>
e8edc6e0 30#include <linux/sched.h>
229456fc 31#include <linux/ftrace_event.h>
5a0e3ad6 32#include <linux/slab.h>
6aa8b732 33
1018faa6 34#include <asm/perf_event.h>
67ec6607 35#include <asm/tlbflush.h>
e495606d 36#include <asm/desc.h>
facb0139 37#include <asm/debugreg.h>
631bc487 38#include <asm/kvm_para.h>
6aa8b732 39
63d1142f 40#include <asm/virtext.h>
229456fc 41#include "trace.h"
63d1142f 42
4ecac3fd
AK
43#define __ex(x) __kvm_handle_fault_on_reboot(x)
44
6aa8b732
AK
45MODULE_AUTHOR("Qumranet");
46MODULE_LICENSE("GPL");
47
ae759544
JT
48static const struct x86_cpu_id svm_cpu_id[] = {
49 X86_FEATURE_MATCH(X86_FEATURE_SVM),
50 {}
51};
52MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
53
6aa8b732
AK
54#define IOPM_ALLOC_ORDER 2
55#define MSRPM_ALLOC_ORDER 1
56
6aa8b732
AK
57#define SEG_TYPE_LDT 2
58#define SEG_TYPE_BUSY_TSS16 3
59
6bc31bdc
AP
60#define SVM_FEATURE_NPT (1 << 0)
61#define SVM_FEATURE_LBRV (1 << 1)
62#define SVM_FEATURE_SVML (1 << 2)
63#define SVM_FEATURE_NRIP (1 << 3)
ddce97aa
AP
64#define SVM_FEATURE_TSC_RATE (1 << 4)
65#define SVM_FEATURE_VMCB_CLEAN (1 << 5)
66#define SVM_FEATURE_FLUSH_ASID (1 << 6)
67#define SVM_FEATURE_DECODE_ASSIST (1 << 7)
6bc31bdc 68#define SVM_FEATURE_PAUSE_FILTER (1 << 10)
80b7706e 69
410e4d57
JR
70#define NESTED_EXIT_HOST 0 /* Exit handled on host level */
71#define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
72#define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
73
24e09cbf
JR
74#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
75
fbc0db76 76#define TSC_RATIO_RSVD 0xffffff0000000000ULL
92a1f12d
JR
77#define TSC_RATIO_MIN 0x0000000000000001ULL
78#define TSC_RATIO_MAX 0x000000ffffffffffULL
fbc0db76 79
67ec6607
JR
80static bool erratum_383_found __read_mostly;
81
6c8166a7
AK
82static const u32 host_save_user_msrs[] = {
83#ifdef CONFIG_X86_64
84 MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
85 MSR_FS_BASE,
86#endif
87 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
88};
89
90#define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
91
92struct kvm_vcpu;
93
e6aa9abd
JR
94struct nested_state {
95 struct vmcb *hsave;
96 u64 hsave_msr;
4a810181 97 u64 vm_cr_msr;
e6aa9abd
JR
98 u64 vmcb;
99
100 /* These are the merged vectors */
101 u32 *msrpm;
102
103 /* gpa pointers to the real vectors */
104 u64 vmcb_msrpm;
ce2ac085 105 u64 vmcb_iopm;
aad42c64 106
cd3ff653
JR
107 /* A VMEXIT is required but not yet emulated */
108 bool exit_required;
109
aad42c64 110 /* cache for intercepts of the guest */
4ee546b4 111 u32 intercept_cr;
3aed041a 112 u32 intercept_dr;
aad42c64
JR
113 u32 intercept_exceptions;
114 u64 intercept;
115
5bd2edc3
JR
116 /* Nested Paging related state */
117 u64 nested_cr3;
e6aa9abd
JR
118};
119
323c3d80
JR
120#define MSRPM_OFFSETS 16
121static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
122
2b036c6b
BO
123/*
124 * Set osvw_len to higher value when updated Revision Guides
125 * are published and we know what the new status bits are
126 */
127static uint64_t osvw_len = 4, osvw_status;
128
6c8166a7
AK
129struct vcpu_svm {
130 struct kvm_vcpu vcpu;
131 struct vmcb *vmcb;
132 unsigned long vmcb_pa;
133 struct svm_cpu_data *svm_data;
134 uint64_t asid_generation;
135 uint64_t sysenter_esp;
136 uint64_t sysenter_eip;
137
138 u64 next_rip;
139
140 u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
afe9e66f 141 struct {
dacccfdd
AK
142 u16 fs;
143 u16 gs;
144 u16 ldt;
afe9e66f
AK
145 u64 gs_base;
146 } host;
6c8166a7
AK
147
148 u32 *msrpm;
6c8166a7 149
bd3d1ec3
AK
150 ulong nmi_iret_rip;
151
e6aa9abd 152 struct nested_state nested;
6be7d306
JK
153
154 bool nmi_singlestep;
66b7138f
JK
155
156 unsigned int3_injected;
157 unsigned long int3_rip;
631bc487 158 u32 apf_reason;
fbc0db76
JR
159
160 u64 tsc_ratio;
6c8166a7
AK
161};
162
fbc0db76
JR
163static DEFINE_PER_CPU(u64, current_tsc_ratio);
164#define TSC_RATIO_DEFAULT 0x0100000000ULL
165
455716fa
JR
166#define MSR_INVALID 0xffffffffU
167
09941fbb 168static const struct svm_direct_access_msrs {
ac72a9b7
JR
169 u32 index; /* Index of the MSR */
170 bool always; /* True if intercept is always on */
171} direct_access_msrs[] = {
8c06585d 172 { .index = MSR_STAR, .always = true },
ac72a9b7
JR
173 { .index = MSR_IA32_SYSENTER_CS, .always = true },
174#ifdef CONFIG_X86_64
175 { .index = MSR_GS_BASE, .always = true },
176 { .index = MSR_FS_BASE, .always = true },
177 { .index = MSR_KERNEL_GS_BASE, .always = true },
178 { .index = MSR_LSTAR, .always = true },
179 { .index = MSR_CSTAR, .always = true },
180 { .index = MSR_SYSCALL_MASK, .always = true },
181#endif
182 { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
183 { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
184 { .index = MSR_IA32_LASTINTFROMIP, .always = false },
185 { .index = MSR_IA32_LASTINTTOIP, .always = false },
186 { .index = MSR_INVALID, .always = false },
6c8166a7
AK
187};
188
709ddebf
JR
189/* enable NPT for AMD64 and X86 with PAE */
190#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
191static bool npt_enabled = true;
192#else
e0231715 193static bool npt_enabled;
709ddebf 194#endif
6c7dac72 195
e2358851
DB
196/* allow nested paging (virtualized MMU) for all guests */
197static int npt = true;
6c7dac72 198module_param(npt, int, S_IRUGO);
e3da3acd 199
e2358851
DB
200/* allow nested virtualization in KVM/SVM */
201static int nested = true;
236de055
AG
202module_param(nested, int, S_IRUGO);
203
44874f84 204static void svm_flush_tlb(struct kvm_vcpu *vcpu);
a5c3832d 205static void svm_complete_interrupts(struct vcpu_svm *svm);
04d2cc77 206
410e4d57 207static int nested_svm_exit_handled(struct vcpu_svm *svm);
b8e88bc8 208static int nested_svm_intercept(struct vcpu_svm *svm);
cf74a78b 209static int nested_svm_vmexit(struct vcpu_svm *svm);
cf74a78b
AG
210static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
211 bool has_error_code, u32 error_code);
92a1f12d 212static u64 __scale_tsc(u64 ratio, u64 tsc);
cf74a78b 213
8d28fec4 214enum {
116a0a23
JR
215 VMCB_INTERCEPTS, /* Intercept vectors, TSC offset,
216 pause filter count */
f56838e4 217 VMCB_PERM_MAP, /* IOPM Base and MSRPM Base */
d48086d1 218 VMCB_ASID, /* ASID */
decdbf6a 219 VMCB_INTR, /* int_ctl, int_vector */
b2747166 220 VMCB_NPT, /* npt_en, nCR3, gPAT */
dcca1a65 221 VMCB_CR, /* CR0, CR3, CR4, EFER */
72214b96 222 VMCB_DR, /* DR6, DR7 */
17a703cb 223 VMCB_DT, /* GDT, IDT */
060d0c9a 224 VMCB_SEG, /* CS, DS, SS, ES, CPL */
0574dec0 225 VMCB_CR2, /* CR2 only */
b53ba3f9 226 VMCB_LBR, /* DBGCTL, BR_FROM, BR_TO, LAST_EX_FROM, LAST_EX_TO */
8d28fec4
RJ
227 VMCB_DIRTY_MAX,
228};
229
0574dec0
JR
230/* TPR and CR2 are always written before VMRUN */
231#define VMCB_ALWAYS_DIRTY_MASK ((1U << VMCB_INTR) | (1U << VMCB_CR2))
8d28fec4
RJ
232
233static inline void mark_all_dirty(struct vmcb *vmcb)
234{
235 vmcb->control.clean = 0;
236}
237
238static inline void mark_all_clean(struct vmcb *vmcb)
239{
240 vmcb->control.clean = ((1 << VMCB_DIRTY_MAX) - 1)
241 & ~VMCB_ALWAYS_DIRTY_MASK;
242}
243
244static inline void mark_dirty(struct vmcb *vmcb, int bit)
245{
246 vmcb->control.clean &= ~(1 << bit);
247}
248
a2fa3e9f
GH
249static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
250{
fb3f0f51 251 return container_of(vcpu, struct vcpu_svm, vcpu);
a2fa3e9f
GH
252}
253
384c6368
JR
254static void recalc_intercepts(struct vcpu_svm *svm)
255{
256 struct vmcb_control_area *c, *h;
257 struct nested_state *g;
258
116a0a23
JR
259 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
260
384c6368
JR
261 if (!is_guest_mode(&svm->vcpu))
262 return;
263
264 c = &svm->vmcb->control;
265 h = &svm->nested.hsave->control;
266 g = &svm->nested;
267
4ee546b4 268 c->intercept_cr = h->intercept_cr | g->intercept_cr;
3aed041a 269 c->intercept_dr = h->intercept_dr | g->intercept_dr;
384c6368
JR
270 c->intercept_exceptions = h->intercept_exceptions | g->intercept_exceptions;
271 c->intercept = h->intercept | g->intercept;
272}
273
4ee546b4
RJ
274static inline struct vmcb *get_host_vmcb(struct vcpu_svm *svm)
275{
276 if (is_guest_mode(&svm->vcpu))
277 return svm->nested.hsave;
278 else
279 return svm->vmcb;
280}
281
282static inline void set_cr_intercept(struct vcpu_svm *svm, int bit)
283{
284 struct vmcb *vmcb = get_host_vmcb(svm);
285
286 vmcb->control.intercept_cr |= (1U << bit);
287
288 recalc_intercepts(svm);
289}
290
291static inline void clr_cr_intercept(struct vcpu_svm *svm, int bit)
292{
293 struct vmcb *vmcb = get_host_vmcb(svm);
294
295 vmcb->control.intercept_cr &= ~(1U << bit);
296
297 recalc_intercepts(svm);
298}
299
300static inline bool is_cr_intercept(struct vcpu_svm *svm, int bit)
301{
302 struct vmcb *vmcb = get_host_vmcb(svm);
303
304 return vmcb->control.intercept_cr & (1U << bit);
305}
306
5315c716 307static inline void set_dr_intercepts(struct vcpu_svm *svm)
3aed041a
JR
308{
309 struct vmcb *vmcb = get_host_vmcb(svm);
310
5315c716
PB
311 vmcb->control.intercept_dr = (1 << INTERCEPT_DR0_READ)
312 | (1 << INTERCEPT_DR1_READ)
313 | (1 << INTERCEPT_DR2_READ)
314 | (1 << INTERCEPT_DR3_READ)
315 | (1 << INTERCEPT_DR4_READ)
316 | (1 << INTERCEPT_DR5_READ)
317 | (1 << INTERCEPT_DR6_READ)
318 | (1 << INTERCEPT_DR7_READ)
319 | (1 << INTERCEPT_DR0_WRITE)
320 | (1 << INTERCEPT_DR1_WRITE)
321 | (1 << INTERCEPT_DR2_WRITE)
322 | (1 << INTERCEPT_DR3_WRITE)
323 | (1 << INTERCEPT_DR4_WRITE)
324 | (1 << INTERCEPT_DR5_WRITE)
325 | (1 << INTERCEPT_DR6_WRITE)
326 | (1 << INTERCEPT_DR7_WRITE);
3aed041a
JR
327
328 recalc_intercepts(svm);
329}
330
5315c716 331static inline void clr_dr_intercepts(struct vcpu_svm *svm)
3aed041a
JR
332{
333 struct vmcb *vmcb = get_host_vmcb(svm);
334
5315c716 335 vmcb->control.intercept_dr = 0;
3aed041a
JR
336
337 recalc_intercepts(svm);
338}
339
18c918c5
JR
340static inline void set_exception_intercept(struct vcpu_svm *svm, int bit)
341{
342 struct vmcb *vmcb = get_host_vmcb(svm);
343
344 vmcb->control.intercept_exceptions |= (1U << bit);
345
346 recalc_intercepts(svm);
347}
348
349static inline void clr_exception_intercept(struct vcpu_svm *svm, int bit)
350{
351 struct vmcb *vmcb = get_host_vmcb(svm);
352
353 vmcb->control.intercept_exceptions &= ~(1U << bit);
354
355 recalc_intercepts(svm);
356}
357
8a05a1b8
JR
358static inline void set_intercept(struct vcpu_svm *svm, int bit)
359{
360 struct vmcb *vmcb = get_host_vmcb(svm);
361
362 vmcb->control.intercept |= (1ULL << bit);
363
364 recalc_intercepts(svm);
365}
366
367static inline void clr_intercept(struct vcpu_svm *svm, int bit)
368{
369 struct vmcb *vmcb = get_host_vmcb(svm);
370
371 vmcb->control.intercept &= ~(1ULL << bit);
372
373 recalc_intercepts(svm);
374}
375
2af9194d
JR
376static inline void enable_gif(struct vcpu_svm *svm)
377{
378 svm->vcpu.arch.hflags |= HF_GIF_MASK;
379}
380
381static inline void disable_gif(struct vcpu_svm *svm)
382{
383 svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
384}
385
386static inline bool gif_set(struct vcpu_svm *svm)
387{
388 return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
389}
390
4866d5e3 391static unsigned long iopm_base;
6aa8b732
AK
392
393struct kvm_ldttss_desc {
394 u16 limit0;
395 u16 base0;
e0231715
JR
396 unsigned base1:8, type:5, dpl:2, p:1;
397 unsigned limit1:4, zero0:3, g:1, base2:8;
6aa8b732
AK
398 u32 base3;
399 u32 zero1;
400} __attribute__((packed));
401
402struct svm_cpu_data {
403 int cpu;
404
5008fdf5
AK
405 u64 asid_generation;
406 u32 max_asid;
407 u32 next_asid;
6aa8b732
AK
408 struct kvm_ldttss_desc *tss_desc;
409
410 struct page *save_area;
411};
412
413static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
414
415struct svm_init_data {
416 int cpu;
417 int r;
418};
419
09941fbb 420static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
6aa8b732 421
9d8f549d 422#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
423#define MSRS_RANGE_SIZE 2048
424#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
425
455716fa
JR
426static u32 svm_msrpm_offset(u32 msr)
427{
428 u32 offset;
429 int i;
430
431 for (i = 0; i < NUM_MSR_MAPS; i++) {
432 if (msr < msrpm_ranges[i] ||
433 msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
434 continue;
435
436 offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
437 offset += (i * MSRS_RANGE_SIZE); /* add range offset */
438
439 /* Now we have the u8 offset - but need the u32 offset */
440 return offset / 4;
441 }
442
443 /* MSR not in any range */
444 return MSR_INVALID;
445}
446
6aa8b732
AK
447#define MAX_INST_SIZE 15
448
6aa8b732
AK
449static inline void clgi(void)
450{
4ecac3fd 451 asm volatile (__ex(SVM_CLGI));
6aa8b732
AK
452}
453
454static inline void stgi(void)
455{
4ecac3fd 456 asm volatile (__ex(SVM_STGI));
6aa8b732
AK
457}
458
459static inline void invlpga(unsigned long addr, u32 asid)
460{
e0231715 461 asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
6aa8b732
AK
462}
463
4b16184c
JR
464static int get_npt_level(void)
465{
466#ifdef CONFIG_X86_64
467 return PT64_ROOT_LEVEL;
468#else
469 return PT32E_ROOT_LEVEL;
470#endif
471}
472
6aa8b732
AK
473static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
474{
6dc696d4 475 vcpu->arch.efer = efer;
709ddebf 476 if (!npt_enabled && !(efer & EFER_LMA))
2b5203ee 477 efer &= ~EFER_LME;
6aa8b732 478
9962d032 479 to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
dcca1a65 480 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
6aa8b732
AK
481}
482
6aa8b732
AK
483static int is_external_interrupt(u32 info)
484{
485 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
486 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
487}
488
2809f5d2
GC
489static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
490{
491 struct vcpu_svm *svm = to_svm(vcpu);
492 u32 ret = 0;
493
494 if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
48005f64 495 ret |= KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
2809f5d2
GC
496 return ret & mask;
497}
498
499static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
500{
501 struct vcpu_svm *svm = to_svm(vcpu);
502
503 if (mask == 0)
504 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
505 else
506 svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
507
508}
509
6aa8b732
AK
510static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
511{
a2fa3e9f
GH
512 struct vcpu_svm *svm = to_svm(vcpu);
513
6bc31bdc
AP
514 if (svm->vmcb->control.next_rip != 0)
515 svm->next_rip = svm->vmcb->control.next_rip;
516
a2fa3e9f 517 if (!svm->next_rip) {
51d8b661 518 if (emulate_instruction(vcpu, EMULTYPE_SKIP) !=
f629cf84
GN
519 EMULATE_DONE)
520 printk(KERN_DEBUG "%s: NOP\n", __func__);
6aa8b732
AK
521 return;
522 }
5fdbf976
MT
523 if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
524 printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
525 __func__, kvm_rip_read(vcpu), svm->next_rip);
6aa8b732 526
5fdbf976 527 kvm_rip_write(vcpu, svm->next_rip);
2809f5d2 528 svm_set_interrupt_shadow(vcpu, 0);
6aa8b732
AK
529}
530
116a4752 531static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
532 bool has_error_code, u32 error_code,
533 bool reinject)
116a4752
JK
534{
535 struct vcpu_svm *svm = to_svm(vcpu);
536
e0231715
JR
537 /*
538 * If we are within a nested VM we'd better #VMEXIT and let the guest
539 * handle the exception
540 */
ce7ddec4
JR
541 if (!reinject &&
542 nested_svm_check_exception(svm, nr, has_error_code, error_code))
116a4752
JK
543 return;
544
2a6b20b8 545 if (nr == BP_VECTOR && !static_cpu_has(X86_FEATURE_NRIPS)) {
66b7138f
JK
546 unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
547
548 /*
549 * For guest debugging where we have to reinject #BP if some
550 * INT3 is guest-owned:
551 * Emulate nRIP by moving RIP forward. Will fail if injection
552 * raises a fault that is not intercepted. Still better than
553 * failing in all cases.
554 */
555 skip_emulated_instruction(&svm->vcpu);
556 rip = kvm_rip_read(&svm->vcpu);
557 svm->int3_rip = rip + svm->vmcb->save.cs.base;
558 svm->int3_injected = rip - old_rip;
559 }
560
116a4752
JK
561 svm->vmcb->control.event_inj = nr
562 | SVM_EVTINJ_VALID
563 | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
564 | SVM_EVTINJ_TYPE_EXEPT;
565 svm->vmcb->control.event_inj_err = error_code;
566}
567
67ec6607
JR
568static void svm_init_erratum_383(void)
569{
570 u32 low, high;
571 int err;
572 u64 val;
573
e6ee94d5 574 if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
67ec6607
JR
575 return;
576
577 /* Use _safe variants to not break nested virtualization */
578 val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
579 if (err)
580 return;
581
582 val |= (1ULL << 47);
583
584 low = lower_32_bits(val);
585 high = upper_32_bits(val);
586
587 native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
588
589 erratum_383_found = true;
590}
591
2b036c6b
BO
592static void svm_init_osvw(struct kvm_vcpu *vcpu)
593{
594 /*
595 * Guests should see errata 400 and 415 as fixed (assuming that
596 * HLT and IO instructions are intercepted).
597 */
598 vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
599 vcpu->arch.osvw.status = osvw_status & ~(6ULL);
600
601 /*
602 * By increasing VCPU's osvw.length to 3 we are telling the guest that
603 * all osvw.status bits inside that length, including bit 0 (which is
604 * reserved for erratum 298), are valid. However, if host processor's
605 * osvw_len is 0 then osvw_status[0] carries no information. We need to
606 * be conservative here and therefore we tell the guest that erratum 298
607 * is present (because we really don't know).
608 */
609 if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
610 vcpu->arch.osvw.status |= 1;
611}
612
6aa8b732
AK
613static int has_svm(void)
614{
63d1142f 615 const char *msg;
6aa8b732 616
63d1142f 617 if (!cpu_has_svm(&msg)) {
ff81ff10 618 printk(KERN_INFO "has_svm: %s\n", msg);
6aa8b732
AK
619 return 0;
620 }
621
6aa8b732
AK
622 return 1;
623}
624
625static void svm_hardware_disable(void *garbage)
626{
fbc0db76
JR
627 /* Make sure we clean up behind us */
628 if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
629 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
630
2c8dceeb 631 cpu_svm_disable();
1018faa6
JR
632
633 amd_pmu_disable_virt();
6aa8b732
AK
634}
635
10474ae8 636static int svm_hardware_enable(void *garbage)
6aa8b732
AK
637{
638
0fe1e009 639 struct svm_cpu_data *sd;
6aa8b732 640 uint64_t efer;
89a27f4d 641 struct desc_ptr gdt_descr;
6aa8b732
AK
642 struct desc_struct *gdt;
643 int me = raw_smp_processor_id();
644
10474ae8
AG
645 rdmsrl(MSR_EFER, efer);
646 if (efer & EFER_SVME)
647 return -EBUSY;
648
6aa8b732 649 if (!has_svm()) {
1f5b77f5 650 pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
10474ae8 651 return -EINVAL;
6aa8b732 652 }
0fe1e009 653 sd = per_cpu(svm_data, me);
0fe1e009 654 if (!sd) {
1f5b77f5 655 pr_err("%s: svm_data is NULL on %d\n", __func__, me);
10474ae8 656 return -EINVAL;
6aa8b732
AK
657 }
658
0fe1e009
TH
659 sd->asid_generation = 1;
660 sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
661 sd->next_asid = sd->max_asid + 1;
6aa8b732 662
d6ab1ed4 663 native_store_gdt(&gdt_descr);
89a27f4d 664 gdt = (struct desc_struct *)gdt_descr.address;
0fe1e009 665 sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
6aa8b732 666
9962d032 667 wrmsrl(MSR_EFER, efer | EFER_SVME);
6aa8b732 668
d0316554 669 wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
10474ae8 670
fbc0db76
JR
671 if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
672 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
673 __get_cpu_var(current_tsc_ratio) = TSC_RATIO_DEFAULT;
674 }
675
2b036c6b
BO
676
677 /*
678 * Get OSVW bits.
679 *
680 * Note that it is possible to have a system with mixed processor
681 * revisions and therefore different OSVW bits. If bits are not the same
682 * on different processors then choose the worst case (i.e. if erratum
683 * is present on one processor and not on another then assume that the
684 * erratum is present everywhere).
685 */
686 if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
687 uint64_t len, status = 0;
688 int err;
689
690 len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
691 if (!err)
692 status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
693 &err);
694
695 if (err)
696 osvw_status = osvw_len = 0;
697 else {
698 if (len < osvw_len)
699 osvw_len = len;
700 osvw_status |= status;
701 osvw_status &= (1ULL << osvw_len) - 1;
702 }
703 } else
704 osvw_status = osvw_len = 0;
705
67ec6607
JR
706 svm_init_erratum_383();
707
1018faa6
JR
708 amd_pmu_enable_virt();
709
10474ae8 710 return 0;
6aa8b732
AK
711}
712
0da1db75
JR
713static void svm_cpu_uninit(int cpu)
714{
0fe1e009 715 struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
0da1db75 716
0fe1e009 717 if (!sd)
0da1db75
JR
718 return;
719
720 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
0fe1e009
TH
721 __free_page(sd->save_area);
722 kfree(sd);
0da1db75
JR
723}
724
6aa8b732
AK
725static int svm_cpu_init(int cpu)
726{
0fe1e009 727 struct svm_cpu_data *sd;
6aa8b732
AK
728 int r;
729
0fe1e009
TH
730 sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
731 if (!sd)
6aa8b732 732 return -ENOMEM;
0fe1e009
TH
733 sd->cpu = cpu;
734 sd->save_area = alloc_page(GFP_KERNEL);
6aa8b732 735 r = -ENOMEM;
0fe1e009 736 if (!sd->save_area)
6aa8b732
AK
737 goto err_1;
738
0fe1e009 739 per_cpu(svm_data, cpu) = sd;
6aa8b732
AK
740
741 return 0;
742
743err_1:
0fe1e009 744 kfree(sd);
6aa8b732
AK
745 return r;
746
747}
748
ac72a9b7
JR
749static bool valid_msr_intercept(u32 index)
750{
751 int i;
752
753 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
754 if (direct_access_msrs[i].index == index)
755 return true;
756
757 return false;
758}
759
bfc733a7
RR
760static void set_msr_interception(u32 *msrpm, unsigned msr,
761 int read, int write)
6aa8b732 762{
455716fa
JR
763 u8 bit_read, bit_write;
764 unsigned long tmp;
765 u32 offset;
6aa8b732 766
ac72a9b7
JR
767 /*
768 * If this warning triggers extend the direct_access_msrs list at the
769 * beginning of the file
770 */
771 WARN_ON(!valid_msr_intercept(msr));
772
455716fa
JR
773 offset = svm_msrpm_offset(msr);
774 bit_read = 2 * (msr & 0x0f);
775 bit_write = 2 * (msr & 0x0f) + 1;
776 tmp = msrpm[offset];
777
778 BUG_ON(offset == MSR_INVALID);
779
780 read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
781 write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
782
783 msrpm[offset] = tmp;
6aa8b732
AK
784}
785
f65c229c 786static void svm_vcpu_init_msrpm(u32 *msrpm)
6aa8b732
AK
787{
788 int i;
789
f65c229c
JR
790 memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
791
ac72a9b7
JR
792 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
793 if (!direct_access_msrs[i].always)
794 continue;
795
796 set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
797 }
f65c229c
JR
798}
799
323c3d80
JR
800static void add_msr_offset(u32 offset)
801{
802 int i;
803
804 for (i = 0; i < MSRPM_OFFSETS; ++i) {
805
806 /* Offset already in list? */
807 if (msrpm_offsets[i] == offset)
bfc733a7 808 return;
323c3d80
JR
809
810 /* Slot used by another offset? */
811 if (msrpm_offsets[i] != MSR_INVALID)
812 continue;
813
814 /* Add offset to list */
815 msrpm_offsets[i] = offset;
816
817 return;
6aa8b732 818 }
323c3d80
JR
819
820 /*
821 * If this BUG triggers the msrpm_offsets table has an overflow. Just
822 * increase MSRPM_OFFSETS in this case.
823 */
bfc733a7 824 BUG();
6aa8b732
AK
825}
826
323c3d80 827static void init_msrpm_offsets(void)
f65c229c 828{
323c3d80 829 int i;
f65c229c 830
323c3d80
JR
831 memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
832
833 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
834 u32 offset;
835
836 offset = svm_msrpm_offset(direct_access_msrs[i].index);
837 BUG_ON(offset == MSR_INVALID);
838
839 add_msr_offset(offset);
840 }
f65c229c
JR
841}
842
24e09cbf
JR
843static void svm_enable_lbrv(struct vcpu_svm *svm)
844{
845 u32 *msrpm = svm->msrpm;
846
847 svm->vmcb->control.lbr_ctl = 1;
848 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
849 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
850 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
851 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
852}
853
854static void svm_disable_lbrv(struct vcpu_svm *svm)
855{
856 u32 *msrpm = svm->msrpm;
857
858 svm->vmcb->control.lbr_ctl = 0;
859 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
860 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
861 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
862 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
863}
864
6aa8b732
AK
865static __init int svm_hardware_setup(void)
866{
867 int cpu;
868 struct page *iopm_pages;
f65c229c 869 void *iopm_va;
6aa8b732
AK
870 int r;
871
6aa8b732
AK
872 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
873
874 if (!iopm_pages)
875 return -ENOMEM;
c8681339
AL
876
877 iopm_va = page_address(iopm_pages);
878 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
6aa8b732
AK
879 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
880
323c3d80
JR
881 init_msrpm_offsets();
882
50a37eb4
JR
883 if (boot_cpu_has(X86_FEATURE_NX))
884 kvm_enable_efer_bits(EFER_NX);
885
1b2fd70c
AG
886 if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
887 kvm_enable_efer_bits(EFER_FFXSR);
888
92a1f12d
JR
889 if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
890 u64 max;
891
892 kvm_has_tsc_control = true;
893
894 /*
895 * Make sure the user can only configure tsc_khz values that
896 * fit into a signed integer.
897 * A min value is not calculated needed because it will always
898 * be 1 on all machines and a value of 0 is used to disable
899 * tsc-scaling for the vcpu.
900 */
901 max = min(0x7fffffffULL, __scale_tsc(tsc_khz, TSC_RATIO_MAX));
902
903 kvm_max_guest_tsc_khz = max;
904 }
905
236de055
AG
906 if (nested) {
907 printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
eec4b140 908 kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
236de055
AG
909 }
910
3230bb47 911 for_each_possible_cpu(cpu) {
6aa8b732
AK
912 r = svm_cpu_init(cpu);
913 if (r)
f65c229c 914 goto err;
6aa8b732 915 }
33bd6a0b 916
2a6b20b8 917 if (!boot_cpu_has(X86_FEATURE_NPT))
e3da3acd
JR
918 npt_enabled = false;
919
6c7dac72
JR
920 if (npt_enabled && !npt) {
921 printk(KERN_INFO "kvm: Nested Paging disabled\n");
922 npt_enabled = false;
923 }
924
18552672 925 if (npt_enabled) {
e3da3acd 926 printk(KERN_INFO "kvm: Nested Paging enabled\n");
18552672 927 kvm_enable_tdp();
5f4cb662
JR
928 } else
929 kvm_disable_tdp();
e3da3acd 930
6aa8b732
AK
931 return 0;
932
f65c229c 933err:
6aa8b732
AK
934 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
935 iopm_base = 0;
936 return r;
937}
938
939static __exit void svm_hardware_unsetup(void)
940{
0da1db75
JR
941 int cpu;
942
3230bb47 943 for_each_possible_cpu(cpu)
0da1db75
JR
944 svm_cpu_uninit(cpu);
945
6aa8b732 946 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
f65c229c 947 iopm_base = 0;
6aa8b732
AK
948}
949
950static void init_seg(struct vmcb_seg *seg)
951{
952 seg->selector = 0;
953 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
e0231715 954 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
6aa8b732
AK
955 seg->limit = 0xffff;
956 seg->base = 0;
957}
958
959static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
960{
961 seg->selector = 0;
962 seg->attrib = SVM_SELECTOR_P_MASK | type;
963 seg->limit = 0xffff;
964 seg->base = 0;
965}
966
fbc0db76
JR
967static u64 __scale_tsc(u64 ratio, u64 tsc)
968{
969 u64 mult, frac, _tsc;
970
971 mult = ratio >> 32;
972 frac = ratio & ((1ULL << 32) - 1);
973
974 _tsc = tsc;
975 _tsc *= mult;
976 _tsc += (tsc >> 32) * frac;
977 _tsc += ((tsc & ((1ULL << 32) - 1)) * frac) >> 32;
978
979 return _tsc;
980}
981
982static u64 svm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
983{
984 struct vcpu_svm *svm = to_svm(vcpu);
985 u64 _tsc = tsc;
986
987 if (svm->tsc_ratio != TSC_RATIO_DEFAULT)
988 _tsc = __scale_tsc(svm->tsc_ratio, tsc);
989
990 return _tsc;
991}
992
cc578287 993static void svm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
4051b188
JR
994{
995 struct vcpu_svm *svm = to_svm(vcpu);
996 u64 ratio;
997 u64 khz;
998
cc578287
ZA
999 /* Guest TSC same frequency as host TSC? */
1000 if (!scale) {
1001 svm->tsc_ratio = TSC_RATIO_DEFAULT;
4051b188 1002 return;
cc578287 1003 }
4051b188 1004
cc578287
ZA
1005 /* TSC scaling supported? */
1006 if (!boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
1007 if (user_tsc_khz > tsc_khz) {
1008 vcpu->arch.tsc_catchup = 1;
1009 vcpu->arch.tsc_always_catchup = 1;
1010 } else
1011 WARN(1, "user requested TSC rate below hardware speed\n");
4051b188
JR
1012 return;
1013 }
1014
1015 khz = user_tsc_khz;
1016
1017 /* TSC scaling required - calculate ratio */
1018 ratio = khz << 32;
1019 do_div(ratio, tsc_khz);
1020
1021 if (ratio == 0 || ratio & TSC_RATIO_RSVD) {
1022 WARN_ONCE(1, "Invalid TSC ratio - virtual-tsc-khz=%u\n",
1023 user_tsc_khz);
1024 return;
1025 }
4051b188
JR
1026 svm->tsc_ratio = ratio;
1027}
1028
ba904635
WA
1029static u64 svm_read_tsc_offset(struct kvm_vcpu *vcpu)
1030{
1031 struct vcpu_svm *svm = to_svm(vcpu);
1032
1033 return svm->vmcb->control.tsc_offset;
1034}
1035
f4e1b3c8
ZA
1036static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1037{
1038 struct vcpu_svm *svm = to_svm(vcpu);
1039 u64 g_tsc_offset = 0;
1040
2030753d 1041 if (is_guest_mode(vcpu)) {
f4e1b3c8
ZA
1042 g_tsc_offset = svm->vmcb->control.tsc_offset -
1043 svm->nested.hsave->control.tsc_offset;
1044 svm->nested.hsave->control.tsc_offset = offset;
489223ed
YY
1045 } else
1046 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1047 svm->vmcb->control.tsc_offset,
1048 offset);
f4e1b3c8
ZA
1049
1050 svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
116a0a23
JR
1051
1052 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
f4e1b3c8
ZA
1053}
1054
f1e2b260 1055static void svm_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
e48672fa
ZA
1056{
1057 struct vcpu_svm *svm = to_svm(vcpu);
1058
f1e2b260
MT
1059 WARN_ON(adjustment < 0);
1060 if (host)
1061 adjustment = svm_scale_tsc(vcpu, adjustment);
1062
e48672fa 1063 svm->vmcb->control.tsc_offset += adjustment;
2030753d 1064 if (is_guest_mode(vcpu))
e48672fa 1065 svm->nested.hsave->control.tsc_offset += adjustment;
489223ed
YY
1066 else
1067 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1068 svm->vmcb->control.tsc_offset - adjustment,
1069 svm->vmcb->control.tsc_offset);
1070
116a0a23 1071 mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
e48672fa
ZA
1072}
1073
857e4099
JR
1074static u64 svm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1075{
1076 u64 tsc;
1077
1078 tsc = svm_scale_tsc(vcpu, native_read_tsc());
1079
1080 return target_tsc - tsc;
1081}
1082
e6101a96 1083static void init_vmcb(struct vcpu_svm *svm)
6aa8b732 1084{
e6101a96
JR
1085 struct vmcb_control_area *control = &svm->vmcb->control;
1086 struct vmcb_save_area *save = &svm->vmcb->save;
6aa8b732 1087
bff78274 1088 svm->vcpu.fpu_active = 1;
4ee546b4 1089 svm->vcpu.arch.hflags = 0;
bff78274 1090
4ee546b4
RJ
1091 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1092 set_cr_intercept(svm, INTERCEPT_CR3_READ);
1093 set_cr_intercept(svm, INTERCEPT_CR4_READ);
1094 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
1095 set_cr_intercept(svm, INTERCEPT_CR3_WRITE);
1096 set_cr_intercept(svm, INTERCEPT_CR4_WRITE);
1097 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
6aa8b732 1098
5315c716 1099 set_dr_intercepts(svm);
6aa8b732 1100
18c918c5
JR
1101 set_exception_intercept(svm, PF_VECTOR);
1102 set_exception_intercept(svm, UD_VECTOR);
1103 set_exception_intercept(svm, MC_VECTOR);
6aa8b732 1104
8a05a1b8
JR
1105 set_intercept(svm, INTERCEPT_INTR);
1106 set_intercept(svm, INTERCEPT_NMI);
1107 set_intercept(svm, INTERCEPT_SMI);
1108 set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
332b56e4 1109 set_intercept(svm, INTERCEPT_RDPMC);
8a05a1b8
JR
1110 set_intercept(svm, INTERCEPT_CPUID);
1111 set_intercept(svm, INTERCEPT_INVD);
1112 set_intercept(svm, INTERCEPT_HLT);
1113 set_intercept(svm, INTERCEPT_INVLPG);
1114 set_intercept(svm, INTERCEPT_INVLPGA);
1115 set_intercept(svm, INTERCEPT_IOIO_PROT);
1116 set_intercept(svm, INTERCEPT_MSR_PROT);
1117 set_intercept(svm, INTERCEPT_TASK_SWITCH);
1118 set_intercept(svm, INTERCEPT_SHUTDOWN);
1119 set_intercept(svm, INTERCEPT_VMRUN);
1120 set_intercept(svm, INTERCEPT_VMMCALL);
1121 set_intercept(svm, INTERCEPT_VMLOAD);
1122 set_intercept(svm, INTERCEPT_VMSAVE);
1123 set_intercept(svm, INTERCEPT_STGI);
1124 set_intercept(svm, INTERCEPT_CLGI);
1125 set_intercept(svm, INTERCEPT_SKINIT);
1126 set_intercept(svm, INTERCEPT_WBINVD);
1127 set_intercept(svm, INTERCEPT_MONITOR);
1128 set_intercept(svm, INTERCEPT_MWAIT);
81dd35d4 1129 set_intercept(svm, INTERCEPT_XSETBV);
6aa8b732
AK
1130
1131 control->iopm_base_pa = iopm_base;
f65c229c 1132 control->msrpm_base_pa = __pa(svm->msrpm);
6aa8b732
AK
1133 control->int_ctl = V_INTR_MASKING_MASK;
1134
1135 init_seg(&save->es);
1136 init_seg(&save->ss);
1137 init_seg(&save->ds);
1138 init_seg(&save->fs);
1139 init_seg(&save->gs);
1140
1141 save->cs.selector = 0xf000;
04b66839 1142 save->cs.base = 0xffff0000;
6aa8b732
AK
1143 /* Executable/Readable Code Segment */
1144 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
1145 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
1146 save->cs.limit = 0xffff;
6aa8b732
AK
1147
1148 save->gdtr.limit = 0xffff;
1149 save->idtr.limit = 0xffff;
1150
1151 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
1152 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
1153
eaa48512 1154 svm_set_efer(&svm->vcpu, 0);
d77c26fc 1155 save->dr6 = 0xffff0ff0;
f6e78475 1156 kvm_set_rflags(&svm->vcpu, 2);
6aa8b732 1157 save->rip = 0x0000fff0;
5fdbf976 1158 svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
6aa8b732 1159
e0231715
JR
1160 /*
1161 * This is the guest-visible cr0 value.
18fa000a 1162 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
6aa8b732 1163 */
678041ad
MT
1164 svm->vcpu.arch.cr0 = 0;
1165 (void)kvm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
18fa000a 1166
66aee91a 1167 save->cr4 = X86_CR4_PAE;
6aa8b732 1168 /* rdx = ?? */
709ddebf
JR
1169
1170 if (npt_enabled) {
1171 /* Setup VMCB for Nested Paging */
1172 control->nested_ctl = 1;
8a05a1b8 1173 clr_intercept(svm, INTERCEPT_INVLPG);
18c918c5 1174 clr_exception_intercept(svm, PF_VECTOR);
4ee546b4
RJ
1175 clr_cr_intercept(svm, INTERCEPT_CR3_READ);
1176 clr_cr_intercept(svm, INTERCEPT_CR3_WRITE);
709ddebf 1177 save->g_pat = 0x0007040600070406ULL;
709ddebf
JR
1178 save->cr3 = 0;
1179 save->cr4 = 0;
1180 }
f40f6a45 1181 svm->asid_generation = 0;
1371d904 1182
e6aa9abd 1183 svm->nested.vmcb = 0;
2af9194d
JR
1184 svm->vcpu.arch.hflags = 0;
1185
2a6b20b8 1186 if (boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
565d0998 1187 control->pause_filter_count = 3000;
8a05a1b8 1188 set_intercept(svm, INTERCEPT_PAUSE);
565d0998
ML
1189 }
1190
8d28fec4
RJ
1191 mark_all_dirty(svm->vmcb);
1192
2af9194d 1193 enable_gif(svm);
6aa8b732
AK
1194}
1195
57f252f2 1196static void svm_vcpu_reset(struct kvm_vcpu *vcpu)
04d2cc77
AK
1197{
1198 struct vcpu_svm *svm = to_svm(vcpu);
66f7b72e
JS
1199 u32 dummy;
1200 u32 eax = 1;
04d2cc77 1201
e6101a96 1202 init_vmcb(svm);
70433389 1203
66f7b72e
JS
1204 kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy);
1205 kvm_register_write(vcpu, VCPU_REGS_RDX, eax);
04d2cc77
AK
1206}
1207
fb3f0f51 1208static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 1209{
a2fa3e9f 1210 struct vcpu_svm *svm;
6aa8b732 1211 struct page *page;
f65c229c 1212 struct page *msrpm_pages;
b286d5d8 1213 struct page *hsave_page;
3d6368ef 1214 struct page *nested_msrpm_pages;
fb3f0f51 1215 int err;
6aa8b732 1216
c16f862d 1217 svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
fb3f0f51
RR
1218 if (!svm) {
1219 err = -ENOMEM;
1220 goto out;
1221 }
1222
fbc0db76
JR
1223 svm->tsc_ratio = TSC_RATIO_DEFAULT;
1224
fb3f0f51
RR
1225 err = kvm_vcpu_init(&svm->vcpu, kvm, id);
1226 if (err)
1227 goto free_svm;
1228
b7af4043 1229 err = -ENOMEM;
6aa8b732 1230 page = alloc_page(GFP_KERNEL);
b7af4043 1231 if (!page)
fb3f0f51 1232 goto uninit;
6aa8b732 1233
f65c229c
JR
1234 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1235 if (!msrpm_pages)
b7af4043 1236 goto free_page1;
3d6368ef
AG
1237
1238 nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
1239 if (!nested_msrpm_pages)
b7af4043 1240 goto free_page2;
f65c229c 1241
b286d5d8
AG
1242 hsave_page = alloc_page(GFP_KERNEL);
1243 if (!hsave_page)
b7af4043
TY
1244 goto free_page3;
1245
e6aa9abd 1246 svm->nested.hsave = page_address(hsave_page);
b286d5d8 1247
b7af4043
TY
1248 svm->msrpm = page_address(msrpm_pages);
1249 svm_vcpu_init_msrpm(svm->msrpm);
1250
e6aa9abd 1251 svm->nested.msrpm = page_address(nested_msrpm_pages);
323c3d80 1252 svm_vcpu_init_msrpm(svm->nested.msrpm);
3d6368ef 1253
a2fa3e9f
GH
1254 svm->vmcb = page_address(page);
1255 clear_page(svm->vmcb);
1256 svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
1257 svm->asid_generation = 0;
e6101a96 1258 init_vmcb(svm);
a2fa3e9f 1259
ad312c7c 1260 svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
c5af89b6 1261 if (kvm_vcpu_is_bsp(&svm->vcpu))
ad312c7c 1262 svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
6aa8b732 1263
2b036c6b
BO
1264 svm_init_osvw(&svm->vcpu);
1265
fb3f0f51 1266 return &svm->vcpu;
36241b8c 1267
b7af4043
TY
1268free_page3:
1269 __free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
1270free_page2:
1271 __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
1272free_page1:
1273 __free_page(page);
fb3f0f51
RR
1274uninit:
1275 kvm_vcpu_uninit(&svm->vcpu);
1276free_svm:
a4770347 1277 kmem_cache_free(kvm_vcpu_cache, svm);
fb3f0f51
RR
1278out:
1279 return ERR_PTR(err);
6aa8b732
AK
1280}
1281
1282static void svm_free_vcpu(struct kvm_vcpu *vcpu)
1283{
a2fa3e9f
GH
1284 struct vcpu_svm *svm = to_svm(vcpu);
1285
fb3f0f51 1286 __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
f65c229c 1287 __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
e6aa9abd
JR
1288 __free_page(virt_to_page(svm->nested.hsave));
1289 __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
fb3f0f51 1290 kvm_vcpu_uninit(vcpu);
a4770347 1291 kmem_cache_free(kvm_vcpu_cache, svm);
6aa8b732
AK
1292}
1293
15ad7146 1294static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 1295{
a2fa3e9f 1296 struct vcpu_svm *svm = to_svm(vcpu);
15ad7146 1297 int i;
0cc5064d 1298
0cc5064d 1299 if (unlikely(cpu != vcpu->cpu)) {
4b656b12 1300 svm->asid_generation = 0;
8d28fec4 1301 mark_all_dirty(svm->vmcb);
0cc5064d 1302 }
94dfbdb3 1303
82ca2d10
AK
1304#ifdef CONFIG_X86_64
1305 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
1306#endif
dacccfdd
AK
1307 savesegment(fs, svm->host.fs);
1308 savesegment(gs, svm->host.gs);
1309 svm->host.ldt = kvm_read_ldt();
1310
94dfbdb3 1311 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1312 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
fbc0db76
JR
1313
1314 if (static_cpu_has(X86_FEATURE_TSCRATEMSR) &&
1315 svm->tsc_ratio != __get_cpu_var(current_tsc_ratio)) {
1316 __get_cpu_var(current_tsc_ratio) = svm->tsc_ratio;
1317 wrmsrl(MSR_AMD64_TSC_RATIO, svm->tsc_ratio);
1318 }
6aa8b732
AK
1319}
1320
1321static void svm_vcpu_put(struct kvm_vcpu *vcpu)
1322{
a2fa3e9f 1323 struct vcpu_svm *svm = to_svm(vcpu);
94dfbdb3
AL
1324 int i;
1325
e1beb1d3 1326 ++vcpu->stat.host_state_reload;
dacccfdd
AK
1327 kvm_load_ldt(svm->host.ldt);
1328#ifdef CONFIG_X86_64
1329 loadsegment(fs, svm->host.fs);
dacccfdd 1330 wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gs);
893a5ab6 1331 load_gs_index(svm->host.gs);
dacccfdd 1332#else
831ca609 1333#ifdef CONFIG_X86_32_LAZY_GS
dacccfdd 1334 loadsegment(gs, svm->host.gs);
831ca609 1335#endif
dacccfdd 1336#endif
94dfbdb3 1337 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 1338 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
1339}
1340
ea5e97e8
KW
1341static void svm_update_cpl(struct kvm_vcpu *vcpu)
1342{
1343 struct vcpu_svm *svm = to_svm(vcpu);
1344 int cpl;
1345
1346 if (!is_protmode(vcpu))
1347 cpl = 0;
1348 else if (svm->vmcb->save.rflags & X86_EFLAGS_VM)
1349 cpl = 3;
1350 else
1351 cpl = svm->vmcb->save.cs.selector & 0x3;
1352
1353 svm->vmcb->save.cpl = cpl;
1354}
1355
6aa8b732
AK
1356static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
1357{
a2fa3e9f 1358 return to_svm(vcpu)->vmcb->save.rflags;
6aa8b732
AK
1359}
1360
1361static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1362{
4cee4798
KW
1363 unsigned long old_rflags = to_svm(vcpu)->vmcb->save.rflags;
1364
a2fa3e9f 1365 to_svm(vcpu)->vmcb->save.rflags = rflags;
4cee4798
KW
1366 if ((old_rflags ^ rflags) & X86_EFLAGS_VM)
1367 svm_update_cpl(vcpu);
6aa8b732
AK
1368}
1369
6de4f3ad
AK
1370static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
1371{
1372 switch (reg) {
1373 case VCPU_EXREG_PDPTR:
1374 BUG_ON(!npt_enabled);
9f8fe504 1375 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
6de4f3ad
AK
1376 break;
1377 default:
1378 BUG();
1379 }
1380}
1381
f0b85051
AG
1382static void svm_set_vintr(struct vcpu_svm *svm)
1383{
8a05a1b8 1384 set_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1385}
1386
1387static void svm_clear_vintr(struct vcpu_svm *svm)
1388{
8a05a1b8 1389 clr_intercept(svm, INTERCEPT_VINTR);
f0b85051
AG
1390}
1391
6aa8b732
AK
1392static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
1393{
a2fa3e9f 1394 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
6aa8b732
AK
1395
1396 switch (seg) {
1397 case VCPU_SREG_CS: return &save->cs;
1398 case VCPU_SREG_DS: return &save->ds;
1399 case VCPU_SREG_ES: return &save->es;
1400 case VCPU_SREG_FS: return &save->fs;
1401 case VCPU_SREG_GS: return &save->gs;
1402 case VCPU_SREG_SS: return &save->ss;
1403 case VCPU_SREG_TR: return &save->tr;
1404 case VCPU_SREG_LDTR: return &save->ldtr;
1405 }
1406 BUG();
8b6d44c7 1407 return NULL;
6aa8b732
AK
1408}
1409
1410static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1411{
1412 struct vmcb_seg *s = svm_seg(vcpu, seg);
1413
1414 return s->base;
1415}
1416
1417static void svm_get_segment(struct kvm_vcpu *vcpu,
1418 struct kvm_segment *var, int seg)
1419{
1420 struct vmcb_seg *s = svm_seg(vcpu, seg);
1421
1422 var->base = s->base;
1423 var->limit = s->limit;
1424 var->selector = s->selector;
1425 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
1426 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
1427 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
1428 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
1429 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
1430 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
1431 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1432 var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
25022acc 1433
e0231715
JR
1434 /*
1435 * AMD's VMCB does not have an explicit unusable field, so emulate it
19bca6ab
AP
1436 * for cross vendor migration purposes by "not present"
1437 */
1438 var->unusable = !var->present || (var->type == 0);
1439
1fbdc7a5
AP
1440 switch (seg) {
1441 case VCPU_SREG_CS:
1442 /*
1443 * SVM always stores 0 for the 'G' bit in the CS selector in
1444 * the VMCB on a VMEXIT. This hurts cross-vendor migration:
1445 * Intel's VMENTRY has a check on the 'G' bit.
1446 */
25022acc 1447 var->g = s->limit > 0xfffff;
1fbdc7a5
AP
1448 break;
1449 case VCPU_SREG_TR:
1450 /*
1451 * Work around a bug where the busy flag in the tr selector
1452 * isn't exposed
1453 */
c0d09828 1454 var->type |= 0x2;
1fbdc7a5
AP
1455 break;
1456 case VCPU_SREG_DS:
1457 case VCPU_SREG_ES:
1458 case VCPU_SREG_FS:
1459 case VCPU_SREG_GS:
1460 /*
1461 * The accessed bit must always be set in the segment
1462 * descriptor cache, although it can be cleared in the
1463 * descriptor, the cached bit always remains at 1. Since
1464 * Intel has a check on this, set it here to support
1465 * cross-vendor migration.
1466 */
1467 if (!var->unusable)
1468 var->type |= 0x1;
1469 break;
b586eb02 1470 case VCPU_SREG_SS:
e0231715
JR
1471 /*
1472 * On AMD CPUs sometimes the DB bit in the segment
b586eb02
AP
1473 * descriptor is left as 1, although the whole segment has
1474 * been made unusable. Clear it here to pass an Intel VMX
1475 * entry check when cross vendor migrating.
1476 */
1477 if (var->unusable)
1478 var->db = 0;
1479 break;
1fbdc7a5 1480 }
6aa8b732
AK
1481}
1482
2e4d2653
IE
1483static int svm_get_cpl(struct kvm_vcpu *vcpu)
1484{
1485 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1486
1487 return save->cpl;
1488}
1489
89a27f4d 1490static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1491{
a2fa3e9f
GH
1492 struct vcpu_svm *svm = to_svm(vcpu);
1493
89a27f4d
GN
1494 dt->size = svm->vmcb->save.idtr.limit;
1495 dt->address = svm->vmcb->save.idtr.base;
6aa8b732
AK
1496}
1497
89a27f4d 1498static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1499{
a2fa3e9f
GH
1500 struct vcpu_svm *svm = to_svm(vcpu);
1501
89a27f4d
GN
1502 svm->vmcb->save.idtr.limit = dt->size;
1503 svm->vmcb->save.idtr.base = dt->address ;
17a703cb 1504 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1505}
1506
89a27f4d 1507static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1508{
a2fa3e9f
GH
1509 struct vcpu_svm *svm = to_svm(vcpu);
1510
89a27f4d
GN
1511 dt->size = svm->vmcb->save.gdtr.limit;
1512 dt->address = svm->vmcb->save.gdtr.base;
6aa8b732
AK
1513}
1514
89a27f4d 1515static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 1516{
a2fa3e9f
GH
1517 struct vcpu_svm *svm = to_svm(vcpu);
1518
89a27f4d
GN
1519 svm->vmcb->save.gdtr.limit = dt->size;
1520 svm->vmcb->save.gdtr.base = dt->address ;
17a703cb 1521 mark_dirty(svm->vmcb, VMCB_DT);
6aa8b732
AK
1522}
1523
e8467fda
AK
1524static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
1525{
1526}
1527
aff48baa
AK
1528static void svm_decache_cr3(struct kvm_vcpu *vcpu)
1529{
1530}
1531
25c4c276 1532static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3
AK
1533{
1534}
1535
d225157b
AK
1536static void update_cr0_intercept(struct vcpu_svm *svm)
1537{
1538 ulong gcr0 = svm->vcpu.arch.cr0;
1539 u64 *hcr0 = &svm->vmcb->save.cr0;
1540
1541 if (!svm->vcpu.fpu_active)
1542 *hcr0 |= SVM_CR0_SELECTIVE_MASK;
1543 else
1544 *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
1545 | (gcr0 & SVM_CR0_SELECTIVE_MASK);
1546
dcca1a65 1547 mark_dirty(svm->vmcb, VMCB_CR);
d225157b
AK
1548
1549 if (gcr0 == *hcr0 && svm->vcpu.fpu_active) {
4ee546b4
RJ
1550 clr_cr_intercept(svm, INTERCEPT_CR0_READ);
1551 clr_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b 1552 } else {
4ee546b4
RJ
1553 set_cr_intercept(svm, INTERCEPT_CR0_READ);
1554 set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
d225157b
AK
1555 }
1556}
1557
6aa8b732
AK
1558static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1559{
a2fa3e9f
GH
1560 struct vcpu_svm *svm = to_svm(vcpu);
1561
05b3e0c2 1562#ifdef CONFIG_X86_64
f6801dff 1563 if (vcpu->arch.efer & EFER_LME) {
707d92fa 1564 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
f6801dff 1565 vcpu->arch.efer |= EFER_LMA;
2b5203ee 1566 svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
6aa8b732
AK
1567 }
1568
d77c26fc 1569 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
f6801dff 1570 vcpu->arch.efer &= ~EFER_LMA;
2b5203ee 1571 svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
6aa8b732
AK
1572 }
1573 }
1574#endif
ad312c7c 1575 vcpu->arch.cr0 = cr0;
888f9f3e
AK
1576
1577 if (!npt_enabled)
1578 cr0 |= X86_CR0_PG | X86_CR0_WP;
02daab21
AK
1579
1580 if (!vcpu->fpu_active)
334df50a 1581 cr0 |= X86_CR0_TS;
709ddebf
JR
1582 /*
1583 * re-enable caching here because the QEMU bios
1584 * does not do it - this results in some delay at
1585 * reboot
1586 */
1587 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
a2fa3e9f 1588 svm->vmcb->save.cr0 = cr0;
dcca1a65 1589 mark_dirty(svm->vmcb, VMCB_CR);
d225157b 1590 update_cr0_intercept(svm);
6aa8b732
AK
1591}
1592
5e1746d6 1593static int svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
6aa8b732 1594{
6394b649 1595 unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
e5eab0ce
JR
1596 unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
1597
5e1746d6
NHE
1598 if (cr4 & X86_CR4_VMXE)
1599 return 1;
1600
e5eab0ce 1601 if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
f40f6a45 1602 svm_flush_tlb(vcpu);
6394b649 1603
ec077263
JR
1604 vcpu->arch.cr4 = cr4;
1605 if (!npt_enabled)
1606 cr4 |= X86_CR4_PAE;
6394b649 1607 cr4 |= host_cr4_mce;
ec077263 1608 to_svm(vcpu)->vmcb->save.cr4 = cr4;
dcca1a65 1609 mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
5e1746d6 1610 return 0;
6aa8b732
AK
1611}
1612
1613static void svm_set_segment(struct kvm_vcpu *vcpu,
1614 struct kvm_segment *var, int seg)
1615{
a2fa3e9f 1616 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
1617 struct vmcb_seg *s = svm_seg(vcpu, seg);
1618
1619 s->base = var->base;
1620 s->limit = var->limit;
1621 s->selector = var->selector;
1622 if (var->unusable)
1623 s->attrib = 0;
1624 else {
1625 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
1626 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
1627 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
1628 s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
1629 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
1630 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
1631 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
1632 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
1633 }
1634 if (seg == VCPU_SREG_CS)
ea5e97e8 1635 svm_update_cpl(vcpu);
6aa8b732 1636
060d0c9a 1637 mark_dirty(svm->vmcb, VMCB_SEG);
6aa8b732
AK
1638}
1639
c8639010 1640static void update_db_bp_intercept(struct kvm_vcpu *vcpu)
6aa8b732 1641{
d0bfb940
JK
1642 struct vcpu_svm *svm = to_svm(vcpu);
1643
18c918c5
JR
1644 clr_exception_intercept(svm, DB_VECTOR);
1645 clr_exception_intercept(svm, BP_VECTOR);
44c11430 1646
6be7d306 1647 if (svm->nmi_singlestep)
18c918c5 1648 set_exception_intercept(svm, DB_VECTOR);
44c11430 1649
d0bfb940
JK
1650 if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
1651 if (vcpu->guest_debug &
1652 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
18c918c5 1653 set_exception_intercept(svm, DB_VECTOR);
d0bfb940 1654 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
18c918c5 1655 set_exception_intercept(svm, BP_VECTOR);
d0bfb940
JK
1656 } else
1657 vcpu->guest_debug = 0;
44c11430
GN
1658}
1659
0fe1e009 1660static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
6aa8b732 1661{
0fe1e009
TH
1662 if (sd->next_asid > sd->max_asid) {
1663 ++sd->asid_generation;
1664 sd->next_asid = 1;
a2fa3e9f 1665 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
6aa8b732
AK
1666 }
1667
0fe1e009
TH
1668 svm->asid_generation = sd->asid_generation;
1669 svm->vmcb->control.asid = sd->next_asid++;
d48086d1
JR
1670
1671 mark_dirty(svm->vmcb, VMCB_ASID);
6aa8b732
AK
1672}
1673
73aaf249
JK
1674static u64 svm_get_dr6(struct kvm_vcpu *vcpu)
1675{
1676 return to_svm(vcpu)->vmcb->save.dr6;
1677}
1678
1679static void svm_set_dr6(struct kvm_vcpu *vcpu, unsigned long value)
1680{
1681 struct vcpu_svm *svm = to_svm(vcpu);
1682
1683 svm->vmcb->save.dr6 = value;
1684 mark_dirty(svm->vmcb, VMCB_DR);
1685}
1686
facb0139
PB
1687static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
1688{
1689 struct vcpu_svm *svm = to_svm(vcpu);
1690
1691 get_debugreg(vcpu->arch.db[0], 0);
1692 get_debugreg(vcpu->arch.db[1], 1);
1693 get_debugreg(vcpu->arch.db[2], 2);
1694 get_debugreg(vcpu->arch.db[3], 3);
1695 vcpu->arch.dr6 = svm_get_dr6(vcpu);
1696 vcpu->arch.dr7 = svm->vmcb->save.dr7;
1697
1698 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
1699 set_dr_intercepts(svm);
1700}
1701
020df079 1702static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
6aa8b732 1703{
42dbaa5a 1704 struct vcpu_svm *svm = to_svm(vcpu);
42dbaa5a 1705
020df079 1706 svm->vmcb->save.dr7 = value;
72214b96 1707 mark_dirty(svm->vmcb, VMCB_DR);
6aa8b732
AK
1708}
1709
851ba692 1710static int pf_interception(struct vcpu_svm *svm)
6aa8b732 1711{
631bc487 1712 u64 fault_address = svm->vmcb->control.exit_info_2;
6aa8b732 1713 u32 error_code;
631bc487 1714 int r = 1;
6aa8b732 1715
631bc487
GN
1716 switch (svm->apf_reason) {
1717 default:
1718 error_code = svm->vmcb->control.exit_info_1;
af9ca2d7 1719
631bc487
GN
1720 trace_kvm_page_fault(fault_address, error_code);
1721 if (!npt_enabled && kvm_event_needs_reinjection(&svm->vcpu))
1722 kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
dc25e89e
AP
1723 r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code,
1724 svm->vmcb->control.insn_bytes,
1725 svm->vmcb->control.insn_len);
631bc487
GN
1726 break;
1727 case KVM_PV_REASON_PAGE_NOT_PRESENT:
1728 svm->apf_reason = 0;
1729 local_irq_disable();
1730 kvm_async_pf_task_wait(fault_address);
1731 local_irq_enable();
1732 break;
1733 case KVM_PV_REASON_PAGE_READY:
1734 svm->apf_reason = 0;
1735 local_irq_disable();
1736 kvm_async_pf_task_wake(fault_address);
1737 local_irq_enable();
1738 break;
1739 }
1740 return r;
6aa8b732
AK
1741}
1742
851ba692 1743static int db_interception(struct vcpu_svm *svm)
d0bfb940 1744{
851ba692
AK
1745 struct kvm_run *kvm_run = svm->vcpu.run;
1746
d0bfb940 1747 if (!(svm->vcpu.guest_debug &
44c11430 1748 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
6be7d306 1749 !svm->nmi_singlestep) {
d0bfb940
JK
1750 kvm_queue_exception(&svm->vcpu, DB_VECTOR);
1751 return 1;
1752 }
44c11430 1753
6be7d306
JK
1754 if (svm->nmi_singlestep) {
1755 svm->nmi_singlestep = false;
44c11430
GN
1756 if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP))
1757 svm->vmcb->save.rflags &=
1758 ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
c8639010 1759 update_db_bp_intercept(&svm->vcpu);
44c11430
GN
1760 }
1761
1762 if (svm->vcpu.guest_debug &
e0231715 1763 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
44c11430
GN
1764 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1765 kvm_run->debug.arch.pc =
1766 svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1767 kvm_run->debug.arch.exception = DB_VECTOR;
1768 return 0;
1769 }
1770
1771 return 1;
d0bfb940
JK
1772}
1773
851ba692 1774static int bp_interception(struct vcpu_svm *svm)
d0bfb940 1775{
851ba692
AK
1776 struct kvm_run *kvm_run = svm->vcpu.run;
1777
d0bfb940
JK
1778 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1779 kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1780 kvm_run->debug.arch.exception = BP_VECTOR;
1781 return 0;
1782}
1783
851ba692 1784static int ud_interception(struct vcpu_svm *svm)
7aa81cc0
AL
1785{
1786 int er;
1787
51d8b661 1788 er = emulate_instruction(&svm->vcpu, EMULTYPE_TRAP_UD);
7aa81cc0 1789 if (er != EMULATE_DONE)
7ee5d940 1790 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
7aa81cc0
AL
1791 return 1;
1792}
1793
6b52d186 1794static void svm_fpu_activate(struct kvm_vcpu *vcpu)
7807fa6c 1795{
6b52d186 1796 struct vcpu_svm *svm = to_svm(vcpu);
66a562f7 1797
18c918c5 1798 clr_exception_intercept(svm, NM_VECTOR);
66a562f7 1799
e756fc62 1800 svm->vcpu.fpu_active = 1;
d225157b 1801 update_cr0_intercept(svm);
6b52d186 1802}
a2fa3e9f 1803
6b52d186
AK
1804static int nm_interception(struct vcpu_svm *svm)
1805{
1806 svm_fpu_activate(&svm->vcpu);
a2fa3e9f 1807 return 1;
7807fa6c
AL
1808}
1809
67ec6607
JR
1810static bool is_erratum_383(void)
1811{
1812 int err, i;
1813 u64 value;
1814
1815 if (!erratum_383_found)
1816 return false;
1817
1818 value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
1819 if (err)
1820 return false;
1821
1822 /* Bit 62 may or may not be set for this mce */
1823 value &= ~(1ULL << 62);
1824
1825 if (value != 0xb600000000010015ULL)
1826 return false;
1827
1828 /* Clear MCi_STATUS registers */
1829 for (i = 0; i < 6; ++i)
1830 native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
1831
1832 value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
1833 if (!err) {
1834 u32 low, high;
1835
1836 value &= ~(1ULL << 2);
1837 low = lower_32_bits(value);
1838 high = upper_32_bits(value);
1839
1840 native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
1841 }
1842
1843 /* Flush tlb to evict multi-match entries */
1844 __flush_tlb_all();
1845
1846 return true;
1847}
1848
fe5913e4 1849static void svm_handle_mce(struct vcpu_svm *svm)
53371b50 1850{
67ec6607
JR
1851 if (is_erratum_383()) {
1852 /*
1853 * Erratum 383 triggered. Guest state is corrupt so kill the
1854 * guest.
1855 */
1856 pr_err("KVM: Guest triggered AMD Erratum 383\n");
1857
a8eeb04a 1858 kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
67ec6607
JR
1859
1860 return;
1861 }
1862
53371b50
JR
1863 /*
1864 * On an #MC intercept the MCE handler is not called automatically in
1865 * the host. So do it by hand here.
1866 */
1867 asm volatile (
1868 "int $0x12\n");
1869 /* not sure if we ever come back to this point */
1870
fe5913e4
JR
1871 return;
1872}
1873
1874static int mc_interception(struct vcpu_svm *svm)
1875{
53371b50
JR
1876 return 1;
1877}
1878
851ba692 1879static int shutdown_interception(struct vcpu_svm *svm)
46fe4ddd 1880{
851ba692
AK
1881 struct kvm_run *kvm_run = svm->vcpu.run;
1882
46fe4ddd
JR
1883 /*
1884 * VMCB is undefined after a SHUTDOWN intercept
1885 * so reinitialize it.
1886 */
a2fa3e9f 1887 clear_page(svm->vmcb);
e6101a96 1888 init_vmcb(svm);
46fe4ddd
JR
1889
1890 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1891 return 0;
1892}
1893
851ba692 1894static int io_interception(struct vcpu_svm *svm)
6aa8b732 1895{
cf8f70bf 1896 struct kvm_vcpu *vcpu = &svm->vcpu;
d77c26fc 1897 u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
34c33d16 1898 int size, in, string;
039576c0 1899 unsigned port;
6aa8b732 1900
e756fc62 1901 ++svm->vcpu.stat.io_exits;
e70669ab 1902 string = (io_info & SVM_IOIO_STR_MASK) != 0;
039576c0 1903 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
cf8f70bf 1904 if (string || in)
51d8b661 1905 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
cf8f70bf 1906
039576c0
AK
1907 port = io_info >> 16;
1908 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
cf8f70bf 1909 svm->next_rip = svm->vmcb->control.exit_info_2;
e93f36bc 1910 skip_emulated_instruction(&svm->vcpu);
cf8f70bf
GN
1911
1912 return kvm_fast_pio_out(vcpu, size, port);
6aa8b732
AK
1913}
1914
851ba692 1915static int nmi_interception(struct vcpu_svm *svm)
c47f098d
JR
1916{
1917 return 1;
1918}
1919
851ba692 1920static int intr_interception(struct vcpu_svm *svm)
a0698055
JR
1921{
1922 ++svm->vcpu.stat.irq_exits;
1923 return 1;
1924}
1925
851ba692 1926static int nop_on_interception(struct vcpu_svm *svm)
6aa8b732
AK
1927{
1928 return 1;
1929}
1930
851ba692 1931static int halt_interception(struct vcpu_svm *svm)
6aa8b732 1932{
5fdbf976 1933 svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
e756fc62
RR
1934 skip_emulated_instruction(&svm->vcpu);
1935 return kvm_emulate_halt(&svm->vcpu);
6aa8b732
AK
1936}
1937
851ba692 1938static int vmmcall_interception(struct vcpu_svm *svm)
02e235bc 1939{
5fdbf976 1940 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
e756fc62 1941 skip_emulated_instruction(&svm->vcpu);
7aa81cc0
AL
1942 kvm_emulate_hypercall(&svm->vcpu);
1943 return 1;
02e235bc
AK
1944}
1945
5bd2edc3
JR
1946static unsigned long nested_svm_get_tdp_cr3(struct kvm_vcpu *vcpu)
1947{
1948 struct vcpu_svm *svm = to_svm(vcpu);
1949
1950 return svm->nested.nested_cr3;
1951}
1952
e4e517b4
AK
1953static u64 nested_svm_get_tdp_pdptr(struct kvm_vcpu *vcpu, int index)
1954{
1955 struct vcpu_svm *svm = to_svm(vcpu);
1956 u64 cr3 = svm->nested.nested_cr3;
1957 u64 pdpte;
1958 int ret;
1959
1960 ret = kvm_read_guest_page(vcpu->kvm, gpa_to_gfn(cr3), &pdpte,
1961 offset_in_page(cr3) + index * 8, 8);
1962 if (ret)
1963 return 0;
1964 return pdpte;
1965}
1966
5bd2edc3
JR
1967static void nested_svm_set_tdp_cr3(struct kvm_vcpu *vcpu,
1968 unsigned long root)
1969{
1970 struct vcpu_svm *svm = to_svm(vcpu);
1971
1972 svm->vmcb->control.nested_cr3 = root;
b2747166 1973 mark_dirty(svm->vmcb, VMCB_NPT);
f40f6a45 1974 svm_flush_tlb(vcpu);
5bd2edc3
JR
1975}
1976
6389ee94
AK
1977static void nested_svm_inject_npf_exit(struct kvm_vcpu *vcpu,
1978 struct x86_exception *fault)
5bd2edc3
JR
1979{
1980 struct vcpu_svm *svm = to_svm(vcpu);
1981
1982 svm->vmcb->control.exit_code = SVM_EXIT_NPF;
1983 svm->vmcb->control.exit_code_hi = 0;
6389ee94
AK
1984 svm->vmcb->control.exit_info_1 = fault->error_code;
1985 svm->vmcb->control.exit_info_2 = fault->address;
5bd2edc3
JR
1986
1987 nested_svm_vmexit(svm);
1988}
1989
8a3c1a33 1990static void nested_svm_init_mmu_context(struct kvm_vcpu *vcpu)
4b16184c 1991{
8a3c1a33 1992 kvm_init_shadow_mmu(vcpu, &vcpu->arch.mmu);
4b16184c
JR
1993
1994 vcpu->arch.mmu.set_cr3 = nested_svm_set_tdp_cr3;
1995 vcpu->arch.mmu.get_cr3 = nested_svm_get_tdp_cr3;
e4e517b4 1996 vcpu->arch.mmu.get_pdptr = nested_svm_get_tdp_pdptr;
4b16184c
JR
1997 vcpu->arch.mmu.inject_page_fault = nested_svm_inject_npf_exit;
1998 vcpu->arch.mmu.shadow_root_level = get_npt_level();
1999 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
4b16184c
JR
2000}
2001
2002static void nested_svm_uninit_mmu_context(struct kvm_vcpu *vcpu)
2003{
2004 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
2005}
2006
c0725420
AG
2007static int nested_svm_check_permissions(struct vcpu_svm *svm)
2008{
f6801dff 2009 if (!(svm->vcpu.arch.efer & EFER_SVME)
c0725420
AG
2010 || !is_paging(&svm->vcpu)) {
2011 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2012 return 1;
2013 }
2014
2015 if (svm->vmcb->save.cpl) {
2016 kvm_inject_gp(&svm->vcpu, 0);
2017 return 1;
2018 }
2019
2020 return 0;
2021}
2022
cf74a78b
AG
2023static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
2024 bool has_error_code, u32 error_code)
2025{
b8e88bc8
JR
2026 int vmexit;
2027
2030753d 2028 if (!is_guest_mode(&svm->vcpu))
0295ad7d 2029 return 0;
cf74a78b 2030
0295ad7d
JR
2031 svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
2032 svm->vmcb->control.exit_code_hi = 0;
2033 svm->vmcb->control.exit_info_1 = error_code;
2034 svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
2035
b8e88bc8
JR
2036 vmexit = nested_svm_intercept(svm);
2037 if (vmexit == NESTED_EXIT_DONE)
2038 svm->nested.exit_required = true;
2039
2040 return vmexit;
cf74a78b
AG
2041}
2042
8fe54654
JR
2043/* This function returns true if it is save to enable the irq window */
2044static inline bool nested_svm_intr(struct vcpu_svm *svm)
cf74a78b 2045{
2030753d 2046 if (!is_guest_mode(&svm->vcpu))
8fe54654 2047 return true;
cf74a78b 2048
26666957 2049 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
8fe54654 2050 return true;
cf74a78b 2051
26666957 2052 if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
8fe54654 2053 return false;
cf74a78b 2054
a0a07cd2
GN
2055 /*
2056 * if vmexit was already requested (by intercepted exception
2057 * for instance) do not overwrite it with "external interrupt"
2058 * vmexit.
2059 */
2060 if (svm->nested.exit_required)
2061 return false;
2062
197717d5
JR
2063 svm->vmcb->control.exit_code = SVM_EXIT_INTR;
2064 svm->vmcb->control.exit_info_1 = 0;
2065 svm->vmcb->control.exit_info_2 = 0;
26666957 2066
cd3ff653
JR
2067 if (svm->nested.intercept & 1ULL) {
2068 /*
2069 * The #vmexit can't be emulated here directly because this
c5ec2e56 2070 * code path runs with irqs and preemption disabled. A
cd3ff653
JR
2071 * #vmexit emulation might sleep. Only signal request for
2072 * the #vmexit here.
2073 */
2074 svm->nested.exit_required = true;
236649de 2075 trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
8fe54654 2076 return false;
cf74a78b
AG
2077 }
2078
8fe54654 2079 return true;
cf74a78b
AG
2080}
2081
887f500c
JR
2082/* This function returns true if it is save to enable the nmi window */
2083static inline bool nested_svm_nmi(struct vcpu_svm *svm)
2084{
2030753d 2085 if (!is_guest_mode(&svm->vcpu))
887f500c
JR
2086 return true;
2087
2088 if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
2089 return true;
2090
2091 svm->vmcb->control.exit_code = SVM_EXIT_NMI;
2092 svm->nested.exit_required = true;
2093
2094 return false;
cf74a78b
AG
2095}
2096
7597f129 2097static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
34f80cfa
JR
2098{
2099 struct page *page;
2100
6c3bd3d7
JR
2101 might_sleep();
2102
34f80cfa 2103 page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
34f80cfa
JR
2104 if (is_error_page(page))
2105 goto error;
2106
7597f129
JR
2107 *_page = page;
2108
2109 return kmap(page);
34f80cfa
JR
2110
2111error:
34f80cfa
JR
2112 kvm_inject_gp(&svm->vcpu, 0);
2113
2114 return NULL;
2115}
2116
7597f129 2117static void nested_svm_unmap(struct page *page)
34f80cfa 2118{
7597f129 2119 kunmap(page);
34f80cfa
JR
2120 kvm_release_page_dirty(page);
2121}
34f80cfa 2122
ce2ac085
JR
2123static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
2124{
2125 unsigned port;
2126 u8 val, bit;
2127 u64 gpa;
34f80cfa 2128
ce2ac085
JR
2129 if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
2130 return NESTED_EXIT_HOST;
34f80cfa 2131
ce2ac085
JR
2132 port = svm->vmcb->control.exit_info_1 >> 16;
2133 gpa = svm->nested.vmcb_iopm + (port / 8);
2134 bit = port % 8;
2135 val = 0;
2136
2137 if (kvm_read_guest(svm->vcpu.kvm, gpa, &val, 1))
2138 val &= (1 << bit);
2139
2140 return val ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
34f80cfa
JR
2141}
2142
d2477826 2143static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
4c2161ae 2144{
0d6b3537
JR
2145 u32 offset, msr, value;
2146 int write, mask;
4c2161ae 2147
3d62d9aa 2148 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
d2477826 2149 return NESTED_EXIT_HOST;
3d62d9aa 2150
0d6b3537
JR
2151 msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
2152 offset = svm_msrpm_offset(msr);
2153 write = svm->vmcb->control.exit_info_1 & 1;
2154 mask = 1 << ((2 * (msr & 0xf)) + write);
3d62d9aa 2155
0d6b3537
JR
2156 if (offset == MSR_INVALID)
2157 return NESTED_EXIT_DONE;
4c2161ae 2158
0d6b3537
JR
2159 /* Offset is in 32 bit units but need in 8 bit units */
2160 offset *= 4;
4c2161ae 2161
0d6b3537
JR
2162 if (kvm_read_guest(svm->vcpu.kvm, svm->nested.vmcb_msrpm + offset, &value, 4))
2163 return NESTED_EXIT_DONE;
3d62d9aa 2164
0d6b3537 2165 return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
4c2161ae
JR
2166}
2167
410e4d57 2168static int nested_svm_exit_special(struct vcpu_svm *svm)
cf74a78b 2169{
cf74a78b 2170 u32 exit_code = svm->vmcb->control.exit_code;
4c2161ae 2171
410e4d57
JR
2172 switch (exit_code) {
2173 case SVM_EXIT_INTR:
2174 case SVM_EXIT_NMI:
ff47a49b 2175 case SVM_EXIT_EXCP_BASE + MC_VECTOR:
410e4d57 2176 return NESTED_EXIT_HOST;
410e4d57 2177 case SVM_EXIT_NPF:
e0231715 2178 /* For now we are always handling NPFs when using them */
410e4d57
JR
2179 if (npt_enabled)
2180 return NESTED_EXIT_HOST;
2181 break;
410e4d57 2182 case SVM_EXIT_EXCP_BASE + PF_VECTOR:
631bc487
GN
2183 /* When we're shadowing, trap PFs, but not async PF */
2184 if (!npt_enabled && svm->apf_reason == 0)
410e4d57
JR
2185 return NESTED_EXIT_HOST;
2186 break;
66a562f7
JR
2187 case SVM_EXIT_EXCP_BASE + NM_VECTOR:
2188 nm_interception(svm);
2189 break;
410e4d57
JR
2190 default:
2191 break;
cf74a78b
AG
2192 }
2193
410e4d57
JR
2194 return NESTED_EXIT_CONTINUE;
2195}
2196
2197/*
2198 * If this function returns true, this #vmexit was already handled
2199 */
b8e88bc8 2200static int nested_svm_intercept(struct vcpu_svm *svm)
410e4d57
JR
2201{
2202 u32 exit_code = svm->vmcb->control.exit_code;
2203 int vmexit = NESTED_EXIT_HOST;
2204
cf74a78b 2205 switch (exit_code) {
9c4e40b9 2206 case SVM_EXIT_MSR:
3d62d9aa 2207 vmexit = nested_svm_exit_handled_msr(svm);
9c4e40b9 2208 break;
ce2ac085
JR
2209 case SVM_EXIT_IOIO:
2210 vmexit = nested_svm_intercept_ioio(svm);
2211 break;
4ee546b4
RJ
2212 case SVM_EXIT_READ_CR0 ... SVM_EXIT_WRITE_CR8: {
2213 u32 bit = 1U << (exit_code - SVM_EXIT_READ_CR0);
2214 if (svm->nested.intercept_cr & bit)
410e4d57 2215 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2216 break;
2217 }
3aed041a
JR
2218 case SVM_EXIT_READ_DR0 ... SVM_EXIT_WRITE_DR7: {
2219 u32 bit = 1U << (exit_code - SVM_EXIT_READ_DR0);
2220 if (svm->nested.intercept_dr & bit)
410e4d57 2221 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2222 break;
2223 }
2224 case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
2225 u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
aad42c64 2226 if (svm->nested.intercept_exceptions & excp_bits)
410e4d57 2227 vmexit = NESTED_EXIT_DONE;
631bc487
GN
2228 /* async page fault always cause vmexit */
2229 else if ((exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR) &&
2230 svm->apf_reason != 0)
2231 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2232 break;
2233 }
228070b1
JR
2234 case SVM_EXIT_ERR: {
2235 vmexit = NESTED_EXIT_DONE;
2236 break;
2237 }
cf74a78b
AG
2238 default: {
2239 u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
aad42c64 2240 if (svm->nested.intercept & exit_bits)
410e4d57 2241 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
2242 }
2243 }
2244
b8e88bc8
JR
2245 return vmexit;
2246}
2247
2248static int nested_svm_exit_handled(struct vcpu_svm *svm)
2249{
2250 int vmexit;
2251
2252 vmexit = nested_svm_intercept(svm);
2253
2254 if (vmexit == NESTED_EXIT_DONE)
9c4e40b9 2255 nested_svm_vmexit(svm);
9c4e40b9
JR
2256
2257 return vmexit;
cf74a78b
AG
2258}
2259
0460a979
JR
2260static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
2261{
2262 struct vmcb_control_area *dst = &dst_vmcb->control;
2263 struct vmcb_control_area *from = &from_vmcb->control;
2264
4ee546b4 2265 dst->intercept_cr = from->intercept_cr;
3aed041a 2266 dst->intercept_dr = from->intercept_dr;
0460a979
JR
2267 dst->intercept_exceptions = from->intercept_exceptions;
2268 dst->intercept = from->intercept;
2269 dst->iopm_base_pa = from->iopm_base_pa;
2270 dst->msrpm_base_pa = from->msrpm_base_pa;
2271 dst->tsc_offset = from->tsc_offset;
2272 dst->asid = from->asid;
2273 dst->tlb_ctl = from->tlb_ctl;
2274 dst->int_ctl = from->int_ctl;
2275 dst->int_vector = from->int_vector;
2276 dst->int_state = from->int_state;
2277 dst->exit_code = from->exit_code;
2278 dst->exit_code_hi = from->exit_code_hi;
2279 dst->exit_info_1 = from->exit_info_1;
2280 dst->exit_info_2 = from->exit_info_2;
2281 dst->exit_int_info = from->exit_int_info;
2282 dst->exit_int_info_err = from->exit_int_info_err;
2283 dst->nested_ctl = from->nested_ctl;
2284 dst->event_inj = from->event_inj;
2285 dst->event_inj_err = from->event_inj_err;
2286 dst->nested_cr3 = from->nested_cr3;
2287 dst->lbr_ctl = from->lbr_ctl;
2288}
2289
34f80cfa 2290static int nested_svm_vmexit(struct vcpu_svm *svm)
cf74a78b 2291{
34f80cfa 2292 struct vmcb *nested_vmcb;
e6aa9abd 2293 struct vmcb *hsave = svm->nested.hsave;
33740e40 2294 struct vmcb *vmcb = svm->vmcb;
7597f129 2295 struct page *page;
cf74a78b 2296
17897f36
JR
2297 trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
2298 vmcb->control.exit_info_1,
2299 vmcb->control.exit_info_2,
2300 vmcb->control.exit_int_info,
e097e5ff
SH
2301 vmcb->control.exit_int_info_err,
2302 KVM_ISA_SVM);
17897f36 2303
7597f129 2304 nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
34f80cfa
JR
2305 if (!nested_vmcb)
2306 return 1;
2307
2030753d
JR
2308 /* Exit Guest-Mode */
2309 leave_guest_mode(&svm->vcpu);
06fc7772
JR
2310 svm->nested.vmcb = 0;
2311
cf74a78b 2312 /* Give the current vmcb to the guest */
33740e40
JR
2313 disable_gif(svm);
2314
2315 nested_vmcb->save.es = vmcb->save.es;
2316 nested_vmcb->save.cs = vmcb->save.cs;
2317 nested_vmcb->save.ss = vmcb->save.ss;
2318 nested_vmcb->save.ds = vmcb->save.ds;
2319 nested_vmcb->save.gdtr = vmcb->save.gdtr;
2320 nested_vmcb->save.idtr = vmcb->save.idtr;
3f6a9d16 2321 nested_vmcb->save.efer = svm->vcpu.arch.efer;
cdbbdc12 2322 nested_vmcb->save.cr0 = kvm_read_cr0(&svm->vcpu);
9f8fe504 2323 nested_vmcb->save.cr3 = kvm_read_cr3(&svm->vcpu);
33740e40 2324 nested_vmcb->save.cr2 = vmcb->save.cr2;
cdbbdc12 2325 nested_vmcb->save.cr4 = svm->vcpu.arch.cr4;
f6e78475 2326 nested_vmcb->save.rflags = kvm_get_rflags(&svm->vcpu);
33740e40
JR
2327 nested_vmcb->save.rip = vmcb->save.rip;
2328 nested_vmcb->save.rsp = vmcb->save.rsp;
2329 nested_vmcb->save.rax = vmcb->save.rax;
2330 nested_vmcb->save.dr7 = vmcb->save.dr7;
2331 nested_vmcb->save.dr6 = vmcb->save.dr6;
2332 nested_vmcb->save.cpl = vmcb->save.cpl;
2333
2334 nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
2335 nested_vmcb->control.int_vector = vmcb->control.int_vector;
2336 nested_vmcb->control.int_state = vmcb->control.int_state;
2337 nested_vmcb->control.exit_code = vmcb->control.exit_code;
2338 nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
2339 nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
2340 nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
2341 nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
2342 nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
7a190667 2343 nested_vmcb->control.next_rip = vmcb->control.next_rip;
8d23c466
AG
2344
2345 /*
2346 * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
2347 * to make sure that we do not lose injected events. So check event_inj
2348 * here and copy it to exit_int_info if it is valid.
2349 * Exit_int_info and event_inj can't be both valid because the case
2350 * below only happens on a VMRUN instruction intercept which has
2351 * no valid exit_int_info set.
2352 */
2353 if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
2354 struct vmcb_control_area *nc = &nested_vmcb->control;
2355
2356 nc->exit_int_info = vmcb->control.event_inj;
2357 nc->exit_int_info_err = vmcb->control.event_inj_err;
2358 }
2359
33740e40
JR
2360 nested_vmcb->control.tlb_ctl = 0;
2361 nested_vmcb->control.event_inj = 0;
2362 nested_vmcb->control.event_inj_err = 0;
cf74a78b
AG
2363
2364 /* We always set V_INTR_MASKING and remember the old value in hflags */
2365 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
2366 nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
2367
cf74a78b 2368 /* Restore the original control entries */
0460a979 2369 copy_vmcb_control_area(vmcb, hsave);
cf74a78b 2370
219b65dc
AG
2371 kvm_clear_exception_queue(&svm->vcpu);
2372 kvm_clear_interrupt_queue(&svm->vcpu);
cf74a78b 2373
4b16184c
JR
2374 svm->nested.nested_cr3 = 0;
2375
cf74a78b
AG
2376 /* Restore selected save entries */
2377 svm->vmcb->save.es = hsave->save.es;
2378 svm->vmcb->save.cs = hsave->save.cs;
2379 svm->vmcb->save.ss = hsave->save.ss;
2380 svm->vmcb->save.ds = hsave->save.ds;
2381 svm->vmcb->save.gdtr = hsave->save.gdtr;
2382 svm->vmcb->save.idtr = hsave->save.idtr;
f6e78475 2383 kvm_set_rflags(&svm->vcpu, hsave->save.rflags);
cf74a78b
AG
2384 svm_set_efer(&svm->vcpu, hsave->save.efer);
2385 svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
2386 svm_set_cr4(&svm->vcpu, hsave->save.cr4);
2387 if (npt_enabled) {
2388 svm->vmcb->save.cr3 = hsave->save.cr3;
2389 svm->vcpu.arch.cr3 = hsave->save.cr3;
2390 } else {
2390218b 2391 (void)kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
cf74a78b
AG
2392 }
2393 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
2394 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
2395 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
2396 svm->vmcb->save.dr7 = 0;
2397 svm->vmcb->save.cpl = 0;
2398 svm->vmcb->control.exit_int_info = 0;
2399
8d28fec4
RJ
2400 mark_all_dirty(svm->vmcb);
2401
7597f129 2402 nested_svm_unmap(page);
cf74a78b 2403
4b16184c 2404 nested_svm_uninit_mmu_context(&svm->vcpu);
cf74a78b
AG
2405 kvm_mmu_reset_context(&svm->vcpu);
2406 kvm_mmu_load(&svm->vcpu);
2407
2408 return 0;
2409}
3d6368ef 2410
9738b2c9 2411static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
3d6368ef 2412{
323c3d80
JR
2413 /*
2414 * This function merges the msr permission bitmaps of kvm and the
c5ec2e56 2415 * nested vmcb. It is optimized in that it only merges the parts where
323c3d80
JR
2416 * the kvm msr permission bitmap may contain zero bits
2417 */
3d6368ef 2418 int i;
9738b2c9 2419
323c3d80
JR
2420 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
2421 return true;
9738b2c9 2422
323c3d80
JR
2423 for (i = 0; i < MSRPM_OFFSETS; i++) {
2424 u32 value, p;
2425 u64 offset;
9738b2c9 2426
323c3d80
JR
2427 if (msrpm_offsets[i] == 0xffffffff)
2428 break;
3d6368ef 2429
0d6b3537
JR
2430 p = msrpm_offsets[i];
2431 offset = svm->nested.vmcb_msrpm + (p * 4);
323c3d80
JR
2432
2433 if (kvm_read_guest(svm->vcpu.kvm, offset, &value, 4))
2434 return false;
2435
2436 svm->nested.msrpm[p] = svm->msrpm[p] | value;
2437 }
3d6368ef 2438
323c3d80 2439 svm->vmcb->control.msrpm_base_pa = __pa(svm->nested.msrpm);
9738b2c9
JR
2440
2441 return true;
3d6368ef
AG
2442}
2443
52c65a30
JR
2444static bool nested_vmcb_checks(struct vmcb *vmcb)
2445{
2446 if ((vmcb->control.intercept & (1ULL << INTERCEPT_VMRUN)) == 0)
2447 return false;
2448
dbe77584
JR
2449 if (vmcb->control.asid == 0)
2450 return false;
2451
4b16184c
JR
2452 if (vmcb->control.nested_ctl && !npt_enabled)
2453 return false;
2454
52c65a30
JR
2455 return true;
2456}
2457
9738b2c9 2458static bool nested_svm_vmrun(struct vcpu_svm *svm)
3d6368ef 2459{
9738b2c9 2460 struct vmcb *nested_vmcb;
e6aa9abd 2461 struct vmcb *hsave = svm->nested.hsave;
defbba56 2462 struct vmcb *vmcb = svm->vmcb;
7597f129 2463 struct page *page;
06fc7772 2464 u64 vmcb_gpa;
3d6368ef 2465
06fc7772 2466 vmcb_gpa = svm->vmcb->save.rax;
3d6368ef 2467
7597f129 2468 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9738b2c9
JR
2469 if (!nested_vmcb)
2470 return false;
2471
52c65a30
JR
2472 if (!nested_vmcb_checks(nested_vmcb)) {
2473 nested_vmcb->control.exit_code = SVM_EXIT_ERR;
2474 nested_vmcb->control.exit_code_hi = 0;
2475 nested_vmcb->control.exit_info_1 = 0;
2476 nested_vmcb->control.exit_info_2 = 0;
2477
2478 nested_svm_unmap(page);
2479
2480 return false;
2481 }
2482
b75f4eb3 2483 trace_kvm_nested_vmrun(svm->vmcb->save.rip, vmcb_gpa,
0ac406de
JR
2484 nested_vmcb->save.rip,
2485 nested_vmcb->control.int_ctl,
2486 nested_vmcb->control.event_inj,
2487 nested_vmcb->control.nested_ctl);
2488
4ee546b4
RJ
2489 trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr & 0xffff,
2490 nested_vmcb->control.intercept_cr >> 16,
2e554e8d
JR
2491 nested_vmcb->control.intercept_exceptions,
2492 nested_vmcb->control.intercept);
2493
3d6368ef 2494 /* Clear internal status */
219b65dc
AG
2495 kvm_clear_exception_queue(&svm->vcpu);
2496 kvm_clear_interrupt_queue(&svm->vcpu);
3d6368ef 2497
e0231715
JR
2498 /*
2499 * Save the old vmcb, so we don't need to pick what we save, but can
2500 * restore everything when a VMEXIT occurs
2501 */
defbba56
JR
2502 hsave->save.es = vmcb->save.es;
2503 hsave->save.cs = vmcb->save.cs;
2504 hsave->save.ss = vmcb->save.ss;
2505 hsave->save.ds = vmcb->save.ds;
2506 hsave->save.gdtr = vmcb->save.gdtr;
2507 hsave->save.idtr = vmcb->save.idtr;
f6801dff 2508 hsave->save.efer = svm->vcpu.arch.efer;
4d4ec087 2509 hsave->save.cr0 = kvm_read_cr0(&svm->vcpu);
defbba56 2510 hsave->save.cr4 = svm->vcpu.arch.cr4;
f6e78475 2511 hsave->save.rflags = kvm_get_rflags(&svm->vcpu);
b75f4eb3 2512 hsave->save.rip = kvm_rip_read(&svm->vcpu);
defbba56
JR
2513 hsave->save.rsp = vmcb->save.rsp;
2514 hsave->save.rax = vmcb->save.rax;
2515 if (npt_enabled)
2516 hsave->save.cr3 = vmcb->save.cr3;
2517 else
9f8fe504 2518 hsave->save.cr3 = kvm_read_cr3(&svm->vcpu);
defbba56 2519
0460a979 2520 copy_vmcb_control_area(hsave, vmcb);
3d6368ef 2521
f6e78475 2522 if (kvm_get_rflags(&svm->vcpu) & X86_EFLAGS_IF)
3d6368ef
AG
2523 svm->vcpu.arch.hflags |= HF_HIF_MASK;
2524 else
2525 svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
2526
4b16184c
JR
2527 if (nested_vmcb->control.nested_ctl) {
2528 kvm_mmu_unload(&svm->vcpu);
2529 svm->nested.nested_cr3 = nested_vmcb->control.nested_cr3;
2530 nested_svm_init_mmu_context(&svm->vcpu);
2531 }
2532
3d6368ef
AG
2533 /* Load the nested guest state */
2534 svm->vmcb->save.es = nested_vmcb->save.es;
2535 svm->vmcb->save.cs = nested_vmcb->save.cs;
2536 svm->vmcb->save.ss = nested_vmcb->save.ss;
2537 svm->vmcb->save.ds = nested_vmcb->save.ds;
2538 svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
2539 svm->vmcb->save.idtr = nested_vmcb->save.idtr;
f6e78475 2540 kvm_set_rflags(&svm->vcpu, nested_vmcb->save.rflags);
3d6368ef
AG
2541 svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
2542 svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
2543 svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
2544 if (npt_enabled) {
2545 svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
2546 svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
0e5cbe36 2547 } else
2390218b 2548 (void)kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
0e5cbe36
JR
2549
2550 /* Guest paging mode is active - reset mmu */
2551 kvm_mmu_reset_context(&svm->vcpu);
2552
defbba56 2553 svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
3d6368ef
AG
2554 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
2555 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
2556 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
e0231715 2557
3d6368ef
AG
2558 /* In case we don't even reach vcpu_run, the fields are not updated */
2559 svm->vmcb->save.rax = nested_vmcb->save.rax;
2560 svm->vmcb->save.rsp = nested_vmcb->save.rsp;
2561 svm->vmcb->save.rip = nested_vmcb->save.rip;
2562 svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
2563 svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
2564 svm->vmcb->save.cpl = nested_vmcb->save.cpl;
2565
f7138538 2566 svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
ce2ac085 2567 svm->nested.vmcb_iopm = nested_vmcb->control.iopm_base_pa & ~0x0fffULL;
3d6368ef 2568
aad42c64 2569 /* cache intercepts */
4ee546b4 2570 svm->nested.intercept_cr = nested_vmcb->control.intercept_cr;
3aed041a 2571 svm->nested.intercept_dr = nested_vmcb->control.intercept_dr;
aad42c64
JR
2572 svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
2573 svm->nested.intercept = nested_vmcb->control.intercept;
2574
f40f6a45 2575 svm_flush_tlb(&svm->vcpu);
3d6368ef 2576 svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
3d6368ef
AG
2577 if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
2578 svm->vcpu.arch.hflags |= HF_VINTR_MASK;
2579 else
2580 svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
2581
88ab24ad
JR
2582 if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
2583 /* We only want the cr8 intercept bits of the guest */
4ee546b4
RJ
2584 clr_cr_intercept(svm, INTERCEPT_CR8_READ);
2585 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
88ab24ad
JR
2586 }
2587
0d945bd9 2588 /* We don't want to see VMMCALLs from a nested guest */
8a05a1b8 2589 clr_intercept(svm, INTERCEPT_VMMCALL);
0d945bd9 2590
88ab24ad 2591 svm->vmcb->control.lbr_ctl = nested_vmcb->control.lbr_ctl;
3d6368ef
AG
2592 svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
2593 svm->vmcb->control.int_state = nested_vmcb->control.int_state;
2594 svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
3d6368ef
AG
2595 svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
2596 svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
2597
7597f129 2598 nested_svm_unmap(page);
9738b2c9 2599
2030753d
JR
2600 /* Enter Guest-Mode */
2601 enter_guest_mode(&svm->vcpu);
2602
384c6368
JR
2603 /*
2604 * Merge guest and host intercepts - must be called with vcpu in
2605 * guest-mode to take affect here
2606 */
2607 recalc_intercepts(svm);
2608
06fc7772 2609 svm->nested.vmcb = vmcb_gpa;
9738b2c9 2610
2af9194d 2611 enable_gif(svm);
3d6368ef 2612
8d28fec4
RJ
2613 mark_all_dirty(svm->vmcb);
2614
9738b2c9 2615 return true;
3d6368ef
AG
2616}
2617
9966bf68 2618static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
5542675b
AG
2619{
2620 to_vmcb->save.fs = from_vmcb->save.fs;
2621 to_vmcb->save.gs = from_vmcb->save.gs;
2622 to_vmcb->save.tr = from_vmcb->save.tr;
2623 to_vmcb->save.ldtr = from_vmcb->save.ldtr;
2624 to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
2625 to_vmcb->save.star = from_vmcb->save.star;
2626 to_vmcb->save.lstar = from_vmcb->save.lstar;
2627 to_vmcb->save.cstar = from_vmcb->save.cstar;
2628 to_vmcb->save.sfmask = from_vmcb->save.sfmask;
2629 to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
2630 to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
2631 to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
5542675b
AG
2632}
2633
851ba692 2634static int vmload_interception(struct vcpu_svm *svm)
5542675b 2635{
9966bf68 2636 struct vmcb *nested_vmcb;
7597f129 2637 struct page *page;
9966bf68 2638
5542675b
AG
2639 if (nested_svm_check_permissions(svm))
2640 return 1;
2641
7597f129 2642 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
2643 if (!nested_vmcb)
2644 return 1;
2645
e3e9ed3d
JR
2646 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2647 skip_emulated_instruction(&svm->vcpu);
2648
9966bf68 2649 nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
7597f129 2650 nested_svm_unmap(page);
5542675b
AG
2651
2652 return 1;
2653}
2654
851ba692 2655static int vmsave_interception(struct vcpu_svm *svm)
5542675b 2656{
9966bf68 2657 struct vmcb *nested_vmcb;
7597f129 2658 struct page *page;
9966bf68 2659
5542675b
AG
2660 if (nested_svm_check_permissions(svm))
2661 return 1;
2662
7597f129 2663 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
9966bf68
JR
2664 if (!nested_vmcb)
2665 return 1;
2666
e3e9ed3d
JR
2667 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2668 skip_emulated_instruction(&svm->vcpu);
2669
9966bf68 2670 nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
7597f129 2671 nested_svm_unmap(page);
5542675b
AG
2672
2673 return 1;
2674}
2675
851ba692 2676static int vmrun_interception(struct vcpu_svm *svm)
3d6368ef 2677{
3d6368ef
AG
2678 if (nested_svm_check_permissions(svm))
2679 return 1;
2680
b75f4eb3
RJ
2681 /* Save rip after vmrun instruction */
2682 kvm_rip_write(&svm->vcpu, kvm_rip_read(&svm->vcpu) + 3);
3d6368ef 2683
9738b2c9 2684 if (!nested_svm_vmrun(svm))
3d6368ef
AG
2685 return 1;
2686
9738b2c9 2687 if (!nested_svm_vmrun_msrpm(svm))
1f8da478
JR
2688 goto failed;
2689
2690 return 1;
2691
2692failed:
2693
2694 svm->vmcb->control.exit_code = SVM_EXIT_ERR;
2695 svm->vmcb->control.exit_code_hi = 0;
2696 svm->vmcb->control.exit_info_1 = 0;
2697 svm->vmcb->control.exit_info_2 = 0;
2698
2699 nested_svm_vmexit(svm);
3d6368ef
AG
2700
2701 return 1;
2702}
2703
851ba692 2704static int stgi_interception(struct vcpu_svm *svm)
1371d904
AG
2705{
2706 if (nested_svm_check_permissions(svm))
2707 return 1;
2708
2709 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2710 skip_emulated_instruction(&svm->vcpu);
3842d135 2711 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
1371d904 2712
2af9194d 2713 enable_gif(svm);
1371d904
AG
2714
2715 return 1;
2716}
2717
851ba692 2718static int clgi_interception(struct vcpu_svm *svm)
1371d904
AG
2719{
2720 if (nested_svm_check_permissions(svm))
2721 return 1;
2722
2723 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2724 skip_emulated_instruction(&svm->vcpu);
2725
2af9194d 2726 disable_gif(svm);
1371d904
AG
2727
2728 /* After a CLGI no interrupts should come */
2729 svm_clear_vintr(svm);
2730 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
2731
decdbf6a
JR
2732 mark_dirty(svm->vmcb, VMCB_INTR);
2733
1371d904
AG
2734 return 1;
2735}
2736
851ba692 2737static int invlpga_interception(struct vcpu_svm *svm)
ff092385
AG
2738{
2739 struct kvm_vcpu *vcpu = &svm->vcpu;
ff092385 2740
ec1ff790
JR
2741 trace_kvm_invlpga(svm->vmcb->save.rip, vcpu->arch.regs[VCPU_REGS_RCX],
2742 vcpu->arch.regs[VCPU_REGS_RAX]);
2743
ff092385
AG
2744 /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2745 kvm_mmu_invlpg(vcpu, vcpu->arch.regs[VCPU_REGS_RAX]);
2746
2747 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2748 skip_emulated_instruction(&svm->vcpu);
2749 return 1;
2750}
2751
532a46b9
JR
2752static int skinit_interception(struct vcpu_svm *svm)
2753{
2754 trace_kvm_skinit(svm->vmcb->save.rip, svm->vcpu.arch.regs[VCPU_REGS_RAX]);
2755
2756 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2757 return 1;
2758}
2759
81dd35d4
JR
2760static int xsetbv_interception(struct vcpu_svm *svm)
2761{
2762 u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
2763 u32 index = kvm_register_read(&svm->vcpu, VCPU_REGS_RCX);
2764
2765 if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
2766 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
2767 skip_emulated_instruction(&svm->vcpu);
2768 }
2769
2770 return 1;
2771}
2772
851ba692 2773static int invalid_op_interception(struct vcpu_svm *svm)
6aa8b732 2774{
7ee5d940 2775 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
6aa8b732
AK
2776 return 1;
2777}
2778
851ba692 2779static int task_switch_interception(struct vcpu_svm *svm)
6aa8b732 2780{
37817f29 2781 u16 tss_selector;
64a7ec06
GN
2782 int reason;
2783 int int_type = svm->vmcb->control.exit_int_info &
2784 SVM_EXITINTINFO_TYPE_MASK;
8317c298 2785 int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
fe8e7f83
GN
2786 uint32_t type =
2787 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
2788 uint32_t idt_v =
2789 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
e269fb21
JK
2790 bool has_error_code = false;
2791 u32 error_code = 0;
37817f29
IE
2792
2793 tss_selector = (u16)svm->vmcb->control.exit_info_1;
64a7ec06 2794
37817f29
IE
2795 if (svm->vmcb->control.exit_info_2 &
2796 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
64a7ec06
GN
2797 reason = TASK_SWITCH_IRET;
2798 else if (svm->vmcb->control.exit_info_2 &
2799 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
2800 reason = TASK_SWITCH_JMP;
fe8e7f83 2801 else if (idt_v)
64a7ec06
GN
2802 reason = TASK_SWITCH_GATE;
2803 else
2804 reason = TASK_SWITCH_CALL;
2805
fe8e7f83
GN
2806 if (reason == TASK_SWITCH_GATE) {
2807 switch (type) {
2808 case SVM_EXITINTINFO_TYPE_NMI:
2809 svm->vcpu.arch.nmi_injected = false;
2810 break;
2811 case SVM_EXITINTINFO_TYPE_EXEPT:
e269fb21
JK
2812 if (svm->vmcb->control.exit_info_2 &
2813 (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
2814 has_error_code = true;
2815 error_code =
2816 (u32)svm->vmcb->control.exit_info_2;
2817 }
fe8e7f83
GN
2818 kvm_clear_exception_queue(&svm->vcpu);
2819 break;
2820 case SVM_EXITINTINFO_TYPE_INTR:
2821 kvm_clear_interrupt_queue(&svm->vcpu);
2822 break;
2823 default:
2824 break;
2825 }
2826 }
64a7ec06 2827
8317c298
GN
2828 if (reason != TASK_SWITCH_GATE ||
2829 int_type == SVM_EXITINTINFO_TYPE_SOFT ||
2830 (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
f629cf84
GN
2831 (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
2832 skip_emulated_instruction(&svm->vcpu);
64a7ec06 2833
7f3d35fd
KW
2834 if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
2835 int_vec = -1;
2836
2837 if (kvm_task_switch(&svm->vcpu, tss_selector, int_vec, reason,
acb54517
GN
2838 has_error_code, error_code) == EMULATE_FAIL) {
2839 svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
2840 svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
2841 svm->vcpu.run->internal.ndata = 0;
2842 return 0;
2843 }
2844 return 1;
6aa8b732
AK
2845}
2846
851ba692 2847static int cpuid_interception(struct vcpu_svm *svm)
6aa8b732 2848{
5fdbf976 2849 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 2850 kvm_emulate_cpuid(&svm->vcpu);
06465c5a 2851 return 1;
6aa8b732
AK
2852}
2853
851ba692 2854static int iret_interception(struct vcpu_svm *svm)
95ba8273
GN
2855{
2856 ++svm->vcpu.stat.nmi_window_exits;
8a05a1b8 2857 clr_intercept(svm, INTERCEPT_IRET);
44c11430 2858 svm->vcpu.arch.hflags |= HF_IRET_MASK;
bd3d1ec3 2859 svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
f303b4ce 2860 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
95ba8273
GN
2861 return 1;
2862}
2863
851ba692 2864static int invlpg_interception(struct vcpu_svm *svm)
a7052897 2865{
df4f3108
AP
2866 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2867 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
2868
2869 kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
2870 skip_emulated_instruction(&svm->vcpu);
2871 return 1;
a7052897
MT
2872}
2873
851ba692 2874static int emulate_on_interception(struct vcpu_svm *svm)
6aa8b732 2875{
51d8b661 2876 return emulate_instruction(&svm->vcpu, 0) == EMULATE_DONE;
6aa8b732
AK
2877}
2878
332b56e4
AK
2879static int rdpmc_interception(struct vcpu_svm *svm)
2880{
2881 int err;
2882
2883 if (!static_cpu_has(X86_FEATURE_NRIPS))
2884 return emulate_on_interception(svm);
2885
2886 err = kvm_rdpmc(&svm->vcpu);
2887 kvm_complete_insn_gp(&svm->vcpu, err);
2888
2889 return 1;
2890}
2891
628afd2a
JR
2892bool check_selective_cr0_intercepted(struct vcpu_svm *svm, unsigned long val)
2893{
2894 unsigned long cr0 = svm->vcpu.arch.cr0;
2895 bool ret = false;
2896 u64 intercept;
2897
2898 intercept = svm->nested.intercept;
2899
2900 if (!is_guest_mode(&svm->vcpu) ||
2901 (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0))))
2902 return false;
2903
2904 cr0 &= ~SVM_CR0_SELECTIVE_MASK;
2905 val &= ~SVM_CR0_SELECTIVE_MASK;
2906
2907 if (cr0 ^ val) {
2908 svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
2909 ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
2910 }
2911
2912 return ret;
2913}
2914
7ff76d58
AP
2915#define CR_VALID (1ULL << 63)
2916
2917static int cr_interception(struct vcpu_svm *svm)
2918{
2919 int reg, cr;
2920 unsigned long val;
2921 int err;
2922
2923 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2924 return emulate_on_interception(svm);
2925
2926 if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2927 return emulate_on_interception(svm);
2928
2929 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2930 cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2931
2932 err = 0;
2933 if (cr >= 16) { /* mov to cr */
2934 cr -= 16;
2935 val = kvm_register_read(&svm->vcpu, reg);
2936 switch (cr) {
2937 case 0:
628afd2a
JR
2938 if (!check_selective_cr0_intercepted(svm, val))
2939 err = kvm_set_cr0(&svm->vcpu, val);
977b2d03
JR
2940 else
2941 return 1;
2942
7ff76d58
AP
2943 break;
2944 case 3:
2945 err = kvm_set_cr3(&svm->vcpu, val);
2946 break;
2947 case 4:
2948 err = kvm_set_cr4(&svm->vcpu, val);
2949 break;
2950 case 8:
2951 err = kvm_set_cr8(&svm->vcpu, val);
2952 break;
2953 default:
2954 WARN(1, "unhandled write to CR%d", cr);
2955 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2956 return 1;
2957 }
2958 } else { /* mov from cr */
2959 switch (cr) {
2960 case 0:
2961 val = kvm_read_cr0(&svm->vcpu);
2962 break;
2963 case 2:
2964 val = svm->vcpu.arch.cr2;
2965 break;
2966 case 3:
9f8fe504 2967 val = kvm_read_cr3(&svm->vcpu);
7ff76d58
AP
2968 break;
2969 case 4:
2970 val = kvm_read_cr4(&svm->vcpu);
2971 break;
2972 case 8:
2973 val = kvm_get_cr8(&svm->vcpu);
2974 break;
2975 default:
2976 WARN(1, "unhandled read from CR%d", cr);
2977 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2978 return 1;
2979 }
2980 kvm_register_write(&svm->vcpu, reg, val);
2981 }
2982 kvm_complete_insn_gp(&svm->vcpu, err);
2983
2984 return 1;
2985}
2986
cae3797a
AP
2987static int dr_interception(struct vcpu_svm *svm)
2988{
2989 int reg, dr;
2990 unsigned long val;
2991 int err;
2992
facb0139
PB
2993 if (svm->vcpu.guest_debug == 0) {
2994 /*
2995 * No more DR vmexits; force a reload of the debug registers
2996 * and reenter on this instruction. The next vmexit will
2997 * retrieve the full state of the debug registers.
2998 */
2999 clr_dr_intercepts(svm);
3000 svm->vcpu.arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
3001 return 1;
3002 }
3003
cae3797a
AP
3004 if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
3005 return emulate_on_interception(svm);
3006
3007 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
3008 dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
3009
3010 if (dr >= 16) { /* mov to DRn */
3011 val = kvm_register_read(&svm->vcpu, reg);
3012 kvm_set_dr(&svm->vcpu, dr - 16, val);
3013 } else {
3014 err = kvm_get_dr(&svm->vcpu, dr, &val);
3015 if (!err)
3016 kvm_register_write(&svm->vcpu, reg, val);
3017 }
3018
2c46d2ae
JR
3019 skip_emulated_instruction(&svm->vcpu);
3020
cae3797a
AP
3021 return 1;
3022}
3023
851ba692 3024static int cr8_write_interception(struct vcpu_svm *svm)
1d075434 3025{
851ba692 3026 struct kvm_run *kvm_run = svm->vcpu.run;
eea1cff9 3027 int r;
851ba692 3028
0a5fff19
GN
3029 u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
3030 /* instruction emulation calls kvm_set_cr8() */
7ff76d58 3031 r = cr_interception(svm);
95ba8273 3032 if (irqchip_in_kernel(svm->vcpu.kvm)) {
4ee546b4 3033 clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
7ff76d58 3034 return r;
95ba8273 3035 }
0a5fff19 3036 if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
7ff76d58 3037 return r;
1d075434
JR
3038 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
3039 return 0;
3040}
3041
886b470c 3042u64 svm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
d5c1785d
NHE
3043{
3044 struct vmcb *vmcb = get_host_vmcb(to_svm(vcpu));
3045 return vmcb->control.tsc_offset +
886b470c 3046 svm_scale_tsc(vcpu, host_tsc);
d5c1785d
NHE
3047}
3048
6aa8b732
AK
3049static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
3050{
a2fa3e9f
GH
3051 struct vcpu_svm *svm = to_svm(vcpu);
3052
6aa8b732 3053 switch (ecx) {
af24a4e4 3054 case MSR_IA32_TSC: {
45133eca 3055 *data = svm->vmcb->control.tsc_offset +
fbc0db76
JR
3056 svm_scale_tsc(vcpu, native_read_tsc());
3057
6aa8b732
AK
3058 break;
3059 }
8c06585d 3060 case MSR_STAR:
a2fa3e9f 3061 *data = svm->vmcb->save.star;
6aa8b732 3062 break;
0e859cac 3063#ifdef CONFIG_X86_64
6aa8b732 3064 case MSR_LSTAR:
a2fa3e9f 3065 *data = svm->vmcb->save.lstar;
6aa8b732
AK
3066 break;
3067 case MSR_CSTAR:
a2fa3e9f 3068 *data = svm->vmcb->save.cstar;
6aa8b732
AK
3069 break;
3070 case MSR_KERNEL_GS_BASE:
a2fa3e9f 3071 *data = svm->vmcb->save.kernel_gs_base;
6aa8b732
AK
3072 break;
3073 case MSR_SYSCALL_MASK:
a2fa3e9f 3074 *data = svm->vmcb->save.sfmask;
6aa8b732
AK
3075 break;
3076#endif
3077 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 3078 *data = svm->vmcb->save.sysenter_cs;
6aa8b732
AK
3079 break;
3080 case MSR_IA32_SYSENTER_EIP:
017cb99e 3081 *data = svm->sysenter_eip;
6aa8b732
AK
3082 break;
3083 case MSR_IA32_SYSENTER_ESP:
017cb99e 3084 *data = svm->sysenter_esp;
6aa8b732 3085 break;
e0231715
JR
3086 /*
3087 * Nobody will change the following 5 values in the VMCB so we can
3088 * safely return them on rdmsr. They will always be 0 until LBRV is
3089 * implemented.
3090 */
a2938c80
JR
3091 case MSR_IA32_DEBUGCTLMSR:
3092 *data = svm->vmcb->save.dbgctl;
3093 break;
3094 case MSR_IA32_LASTBRANCHFROMIP:
3095 *data = svm->vmcb->save.br_from;
3096 break;
3097 case MSR_IA32_LASTBRANCHTOIP:
3098 *data = svm->vmcb->save.br_to;
3099 break;
3100 case MSR_IA32_LASTINTFROMIP:
3101 *data = svm->vmcb->save.last_excp_from;
3102 break;
3103 case MSR_IA32_LASTINTTOIP:
3104 *data = svm->vmcb->save.last_excp_to;
3105 break;
b286d5d8 3106 case MSR_VM_HSAVE_PA:
e6aa9abd 3107 *data = svm->nested.hsave_msr;
b286d5d8 3108 break;
eb6f302e 3109 case MSR_VM_CR:
4a810181 3110 *data = svm->nested.vm_cr_msr;
eb6f302e 3111 break;
c8a73f18
AG
3112 case MSR_IA32_UCODE_REV:
3113 *data = 0x01000065;
3114 break;
6aa8b732 3115 default:
3bab1f5d 3116 return kvm_get_msr_common(vcpu, ecx, data);
6aa8b732
AK
3117 }
3118 return 0;
3119}
3120
851ba692 3121static int rdmsr_interception(struct vcpu_svm *svm)
6aa8b732 3122{
ad312c7c 3123 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
6aa8b732
AK
3124 u64 data;
3125
59200273
AK
3126 if (svm_get_msr(&svm->vcpu, ecx, &data)) {
3127 trace_kvm_msr_read_ex(ecx);
c1a5d4f9 3128 kvm_inject_gp(&svm->vcpu, 0);
59200273 3129 } else {
229456fc 3130 trace_kvm_msr_read(ecx, data);
af9ca2d7 3131
5fdbf976 3132 svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
ad312c7c 3133 svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
5fdbf976 3134 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 3135 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
3136 }
3137 return 1;
3138}
3139
4a810181
JR
3140static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
3141{
3142 struct vcpu_svm *svm = to_svm(vcpu);
3143 int svm_dis, chg_mask;
3144
3145 if (data & ~SVM_VM_CR_VALID_MASK)
3146 return 1;
3147
3148 chg_mask = SVM_VM_CR_VALID_MASK;
3149
3150 if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
3151 chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
3152
3153 svm->nested.vm_cr_msr &= ~chg_mask;
3154 svm->nested.vm_cr_msr |= (data & chg_mask);
3155
3156 svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
3157
3158 /* check for svm_disable while efer.svme is set */
3159 if (svm_dis && (vcpu->arch.efer & EFER_SVME))
3160 return 1;
3161
3162 return 0;
3163}
3164
8fe8ab46 3165static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
6aa8b732 3166{
a2fa3e9f
GH
3167 struct vcpu_svm *svm = to_svm(vcpu);
3168
8fe8ab46
WA
3169 u32 ecx = msr->index;
3170 u64 data = msr->data;
6aa8b732 3171 switch (ecx) {
f4e1b3c8 3172 case MSR_IA32_TSC:
8fe8ab46 3173 kvm_write_tsc(vcpu, msr);
6aa8b732 3174 break;
8c06585d 3175 case MSR_STAR:
a2fa3e9f 3176 svm->vmcb->save.star = data;
6aa8b732 3177 break;
49b14f24 3178#ifdef CONFIG_X86_64
6aa8b732 3179 case MSR_LSTAR:
a2fa3e9f 3180 svm->vmcb->save.lstar = data;
6aa8b732
AK
3181 break;
3182 case MSR_CSTAR:
a2fa3e9f 3183 svm->vmcb->save.cstar = data;
6aa8b732
AK
3184 break;
3185 case MSR_KERNEL_GS_BASE:
a2fa3e9f 3186 svm->vmcb->save.kernel_gs_base = data;
6aa8b732
AK
3187 break;
3188 case MSR_SYSCALL_MASK:
a2fa3e9f 3189 svm->vmcb->save.sfmask = data;
6aa8b732
AK
3190 break;
3191#endif
3192 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 3193 svm->vmcb->save.sysenter_cs = data;
6aa8b732
AK
3194 break;
3195 case MSR_IA32_SYSENTER_EIP:
017cb99e 3196 svm->sysenter_eip = data;
a2fa3e9f 3197 svm->vmcb->save.sysenter_eip = data;
6aa8b732
AK
3198 break;
3199 case MSR_IA32_SYSENTER_ESP:
017cb99e 3200 svm->sysenter_esp = data;
a2fa3e9f 3201 svm->vmcb->save.sysenter_esp = data;
6aa8b732 3202 break;
a2938c80 3203 case MSR_IA32_DEBUGCTLMSR:
2a6b20b8 3204 if (!boot_cpu_has(X86_FEATURE_LBRV)) {
a737f256
CD
3205 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
3206 __func__, data);
24e09cbf
JR
3207 break;
3208 }
3209 if (data & DEBUGCTL_RESERVED_BITS)
3210 return 1;
3211
3212 svm->vmcb->save.dbgctl = data;
b53ba3f9 3213 mark_dirty(svm->vmcb, VMCB_LBR);
24e09cbf
JR
3214 if (data & (1ULL<<0))
3215 svm_enable_lbrv(svm);
3216 else
3217 svm_disable_lbrv(svm);
a2938c80 3218 break;
b286d5d8 3219 case MSR_VM_HSAVE_PA:
e6aa9abd 3220 svm->nested.hsave_msr = data;
62b9abaa 3221 break;
3c5d0a44 3222 case MSR_VM_CR:
4a810181 3223 return svm_set_vm_cr(vcpu, data);
3c5d0a44 3224 case MSR_VM_IGNNE:
a737f256 3225 vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
3c5d0a44 3226 break;
6aa8b732 3227 default:
8fe8ab46 3228 return kvm_set_msr_common(vcpu, msr);
6aa8b732
AK
3229 }
3230 return 0;
3231}
3232
851ba692 3233static int wrmsr_interception(struct vcpu_svm *svm)
6aa8b732 3234{
8fe8ab46 3235 struct msr_data msr;
ad312c7c 3236 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
5fdbf976 3237 u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
ad312c7c 3238 | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
af9ca2d7 3239
8fe8ab46
WA
3240 msr.data = data;
3241 msr.index = ecx;
3242 msr.host_initiated = false;
af9ca2d7 3243
5fdbf976 3244 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
8fe8ab46 3245 if (svm_set_msr(&svm->vcpu, &msr)) {
59200273 3246 trace_kvm_msr_write_ex(ecx, data);
c1a5d4f9 3247 kvm_inject_gp(&svm->vcpu, 0);
59200273
AK
3248 } else {
3249 trace_kvm_msr_write(ecx, data);
e756fc62 3250 skip_emulated_instruction(&svm->vcpu);
59200273 3251 }
6aa8b732
AK
3252 return 1;
3253}
3254
851ba692 3255static int msr_interception(struct vcpu_svm *svm)
6aa8b732 3256{
e756fc62 3257 if (svm->vmcb->control.exit_info_1)
851ba692 3258 return wrmsr_interception(svm);
6aa8b732 3259 else
851ba692 3260 return rdmsr_interception(svm);
6aa8b732
AK
3261}
3262
851ba692 3263static int interrupt_window_interception(struct vcpu_svm *svm)
c1150d8c 3264{
851ba692
AK
3265 struct kvm_run *kvm_run = svm->vcpu.run;
3266
3842d135 3267 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
f0b85051 3268 svm_clear_vintr(svm);
85f455f7 3269 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
decdbf6a 3270 mark_dirty(svm->vmcb, VMCB_INTR);
675acb75 3271 ++svm->vcpu.stat.irq_window_exits;
c1150d8c
DL
3272 /*
3273 * If the user space waits to inject interrupts, exit as soon as
3274 * possible
3275 */
8061823a
GN
3276 if (!irqchip_in_kernel(svm->vcpu.kvm) &&
3277 kvm_run->request_interrupt_window &&
3278 !kvm_cpu_has_interrupt(&svm->vcpu)) {
c1150d8c
DL
3279 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
3280 return 0;
3281 }
3282
3283 return 1;
3284}
3285
565d0998
ML
3286static int pause_interception(struct vcpu_svm *svm)
3287{
3288 kvm_vcpu_on_spin(&(svm->vcpu));
3289 return 1;
3290}
3291
09941fbb 3292static int (*const svm_exit_handlers[])(struct vcpu_svm *svm) = {
7ff76d58
AP
3293 [SVM_EXIT_READ_CR0] = cr_interception,
3294 [SVM_EXIT_READ_CR3] = cr_interception,
3295 [SVM_EXIT_READ_CR4] = cr_interception,
3296 [SVM_EXIT_READ_CR8] = cr_interception,
d225157b 3297 [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception,
628afd2a 3298 [SVM_EXIT_WRITE_CR0] = cr_interception,
7ff76d58
AP
3299 [SVM_EXIT_WRITE_CR3] = cr_interception,
3300 [SVM_EXIT_WRITE_CR4] = cr_interception,
e0231715 3301 [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
cae3797a
AP
3302 [SVM_EXIT_READ_DR0] = dr_interception,
3303 [SVM_EXIT_READ_DR1] = dr_interception,
3304 [SVM_EXIT_READ_DR2] = dr_interception,
3305 [SVM_EXIT_READ_DR3] = dr_interception,
3306 [SVM_EXIT_READ_DR4] = dr_interception,
3307 [SVM_EXIT_READ_DR5] = dr_interception,
3308 [SVM_EXIT_READ_DR6] = dr_interception,
3309 [SVM_EXIT_READ_DR7] = dr_interception,
3310 [SVM_EXIT_WRITE_DR0] = dr_interception,
3311 [SVM_EXIT_WRITE_DR1] = dr_interception,
3312 [SVM_EXIT_WRITE_DR2] = dr_interception,
3313 [SVM_EXIT_WRITE_DR3] = dr_interception,
3314 [SVM_EXIT_WRITE_DR4] = dr_interception,
3315 [SVM_EXIT_WRITE_DR5] = dr_interception,
3316 [SVM_EXIT_WRITE_DR6] = dr_interception,
3317 [SVM_EXIT_WRITE_DR7] = dr_interception,
d0bfb940
JK
3318 [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
3319 [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
7aa81cc0 3320 [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
e0231715
JR
3321 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
3322 [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
3323 [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
3324 [SVM_EXIT_INTR] = intr_interception,
c47f098d 3325 [SVM_EXIT_NMI] = nmi_interception,
6aa8b732
AK
3326 [SVM_EXIT_SMI] = nop_on_interception,
3327 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 3328 [SVM_EXIT_VINTR] = interrupt_window_interception,
332b56e4 3329 [SVM_EXIT_RDPMC] = rdpmc_interception,
6aa8b732 3330 [SVM_EXIT_CPUID] = cpuid_interception,
95ba8273 3331 [SVM_EXIT_IRET] = iret_interception,
cf5a94d1 3332 [SVM_EXIT_INVD] = emulate_on_interception,
565d0998 3333 [SVM_EXIT_PAUSE] = pause_interception,
6aa8b732 3334 [SVM_EXIT_HLT] = halt_interception,
a7052897 3335 [SVM_EXIT_INVLPG] = invlpg_interception,
ff092385 3336 [SVM_EXIT_INVLPGA] = invlpga_interception,
e0231715 3337 [SVM_EXIT_IOIO] = io_interception,
6aa8b732
AK
3338 [SVM_EXIT_MSR] = msr_interception,
3339 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 3340 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
3d6368ef 3341 [SVM_EXIT_VMRUN] = vmrun_interception,
02e235bc 3342 [SVM_EXIT_VMMCALL] = vmmcall_interception,
5542675b
AG
3343 [SVM_EXIT_VMLOAD] = vmload_interception,
3344 [SVM_EXIT_VMSAVE] = vmsave_interception,
1371d904
AG
3345 [SVM_EXIT_STGI] = stgi_interception,
3346 [SVM_EXIT_CLGI] = clgi_interception,
532a46b9 3347 [SVM_EXIT_SKINIT] = skinit_interception,
cf5a94d1 3348 [SVM_EXIT_WBINVD] = emulate_on_interception,
916ce236
JR
3349 [SVM_EXIT_MONITOR] = invalid_op_interception,
3350 [SVM_EXIT_MWAIT] = invalid_op_interception,
81dd35d4 3351 [SVM_EXIT_XSETBV] = xsetbv_interception,
709ddebf 3352 [SVM_EXIT_NPF] = pf_interception,
6aa8b732
AK
3353};
3354
ae8cc059 3355static void dump_vmcb(struct kvm_vcpu *vcpu)
3f10c846
JR
3356{
3357 struct vcpu_svm *svm = to_svm(vcpu);
3358 struct vmcb_control_area *control = &svm->vmcb->control;
3359 struct vmcb_save_area *save = &svm->vmcb->save;
3360
3361 pr_err("VMCB Control Area:\n");
ae8cc059
JP
3362 pr_err("%-20s%04x\n", "cr_read:", control->intercept_cr & 0xffff);
3363 pr_err("%-20s%04x\n", "cr_write:", control->intercept_cr >> 16);
3364 pr_err("%-20s%04x\n", "dr_read:", control->intercept_dr & 0xffff);
3365 pr_err("%-20s%04x\n", "dr_write:", control->intercept_dr >> 16);
3366 pr_err("%-20s%08x\n", "exceptions:", control->intercept_exceptions);
3367 pr_err("%-20s%016llx\n", "intercepts:", control->intercept);
3368 pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
3369 pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
3370 pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
3371 pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
3372 pr_err("%-20s%d\n", "asid:", control->asid);
3373 pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
3374 pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
3375 pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
3376 pr_err("%-20s%08x\n", "int_state:", control->int_state);
3377 pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
3378 pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
3379 pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
3380 pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
3381 pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
3382 pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
3383 pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
3384 pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
3385 pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
3386 pr_err("%-20s%lld\n", "lbr_ctl:", control->lbr_ctl);
3387 pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
3f10c846 3388 pr_err("VMCB State Save Area:\n");
ae8cc059
JP
3389 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3390 "es:",
3391 save->es.selector, save->es.attrib,
3392 save->es.limit, save->es.base);
3393 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3394 "cs:",
3395 save->cs.selector, save->cs.attrib,
3396 save->cs.limit, save->cs.base);
3397 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3398 "ss:",
3399 save->ss.selector, save->ss.attrib,
3400 save->ss.limit, save->ss.base);
3401 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3402 "ds:",
3403 save->ds.selector, save->ds.attrib,
3404 save->ds.limit, save->ds.base);
3405 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3406 "fs:",
3407 save->fs.selector, save->fs.attrib,
3408 save->fs.limit, save->fs.base);
3409 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3410 "gs:",
3411 save->gs.selector, save->gs.attrib,
3412 save->gs.limit, save->gs.base);
3413 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3414 "gdtr:",
3415 save->gdtr.selector, save->gdtr.attrib,
3416 save->gdtr.limit, save->gdtr.base);
3417 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3418 "ldtr:",
3419 save->ldtr.selector, save->ldtr.attrib,
3420 save->ldtr.limit, save->ldtr.base);
3421 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3422 "idtr:",
3423 save->idtr.selector, save->idtr.attrib,
3424 save->idtr.limit, save->idtr.base);
3425 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3426 "tr:",
3427 save->tr.selector, save->tr.attrib,
3428 save->tr.limit, save->tr.base);
3f10c846
JR
3429 pr_err("cpl: %d efer: %016llx\n",
3430 save->cpl, save->efer);
ae8cc059
JP
3431 pr_err("%-15s %016llx %-13s %016llx\n",
3432 "cr0:", save->cr0, "cr2:", save->cr2);
3433 pr_err("%-15s %016llx %-13s %016llx\n",
3434 "cr3:", save->cr3, "cr4:", save->cr4);
3435 pr_err("%-15s %016llx %-13s %016llx\n",
3436 "dr6:", save->dr6, "dr7:", save->dr7);
3437 pr_err("%-15s %016llx %-13s %016llx\n",
3438 "rip:", save->rip, "rflags:", save->rflags);
3439 pr_err("%-15s %016llx %-13s %016llx\n",
3440 "rsp:", save->rsp, "rax:", save->rax);
3441 pr_err("%-15s %016llx %-13s %016llx\n",
3442 "star:", save->star, "lstar:", save->lstar);
3443 pr_err("%-15s %016llx %-13s %016llx\n",
3444 "cstar:", save->cstar, "sfmask:", save->sfmask);
3445 pr_err("%-15s %016llx %-13s %016llx\n",
3446 "kernel_gs_base:", save->kernel_gs_base,
3447 "sysenter_cs:", save->sysenter_cs);
3448 pr_err("%-15s %016llx %-13s %016llx\n",
3449 "sysenter_esp:", save->sysenter_esp,
3450 "sysenter_eip:", save->sysenter_eip);
3451 pr_err("%-15s %016llx %-13s %016llx\n",
3452 "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
3453 pr_err("%-15s %016llx %-13s %016llx\n",
3454 "br_from:", save->br_from, "br_to:", save->br_to);
3455 pr_err("%-15s %016llx %-13s %016llx\n",
3456 "excp_from:", save->last_excp_from,
3457 "excp_to:", save->last_excp_to);
3f10c846
JR
3458}
3459
586f9607
AK
3460static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
3461{
3462 struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;
3463
3464 *info1 = control->exit_info_1;
3465 *info2 = control->exit_info_2;
3466}
3467
851ba692 3468static int handle_exit(struct kvm_vcpu *vcpu)
6aa8b732 3469{
04d2cc77 3470 struct vcpu_svm *svm = to_svm(vcpu);
851ba692 3471 struct kvm_run *kvm_run = vcpu->run;
a2fa3e9f 3472 u32 exit_code = svm->vmcb->control.exit_code;
6aa8b732 3473
4ee546b4 3474 if (!is_cr_intercept(svm, INTERCEPT_CR0_WRITE))
2be4fc7a
JR
3475 vcpu->arch.cr0 = svm->vmcb->save.cr0;
3476 if (npt_enabled)
3477 vcpu->arch.cr3 = svm->vmcb->save.cr3;
af9ca2d7 3478
cd3ff653
JR
3479 if (unlikely(svm->nested.exit_required)) {
3480 nested_svm_vmexit(svm);
3481 svm->nested.exit_required = false;
3482
3483 return 1;
3484 }
3485
2030753d 3486 if (is_guest_mode(vcpu)) {
410e4d57
JR
3487 int vmexit;
3488
d8cabddf
JR
3489 trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
3490 svm->vmcb->control.exit_info_1,
3491 svm->vmcb->control.exit_info_2,
3492 svm->vmcb->control.exit_int_info,
e097e5ff
SH
3493 svm->vmcb->control.exit_int_info_err,
3494 KVM_ISA_SVM);
d8cabddf 3495
410e4d57
JR
3496 vmexit = nested_svm_exit_special(svm);
3497
3498 if (vmexit == NESTED_EXIT_CONTINUE)
3499 vmexit = nested_svm_exit_handled(svm);
3500
3501 if (vmexit == NESTED_EXIT_DONE)
cf74a78b 3502 return 1;
cf74a78b
AG
3503 }
3504
a5c3832d
JR
3505 svm_complete_interrupts(svm);
3506
04d2cc77
AK
3507 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
3508 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
3509 kvm_run->fail_entry.hardware_entry_failure_reason
3510 = svm->vmcb->control.exit_code;
3f10c846
JR
3511 pr_err("KVM: FAILED VMRUN WITH VMCB:\n");
3512 dump_vmcb(vcpu);
04d2cc77
AK
3513 return 0;
3514 }
3515
a2fa3e9f 3516 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
709ddebf 3517 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
55c5e464
JR
3518 exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
3519 exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
6614c7d0 3520 printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
6aa8b732 3521 "exit_code 0x%x\n",
b8688d51 3522 __func__, svm->vmcb->control.exit_int_info,
6aa8b732
AK
3523 exit_code);
3524
9d8f549d 3525 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
56919c5c 3526 || !svm_exit_handlers[exit_code]) {
6aa8b732 3527 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
364b625b 3528 kvm_run->hw.hardware_exit_reason = exit_code;
6aa8b732
AK
3529 return 0;
3530 }
3531
851ba692 3532 return svm_exit_handlers[exit_code](svm);
6aa8b732
AK
3533}
3534
3535static void reload_tss(struct kvm_vcpu *vcpu)
3536{
3537 int cpu = raw_smp_processor_id();
3538
0fe1e009
TH
3539 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
3540 sd->tss_desc->type = 9; /* available 32/64-bit TSS */
6aa8b732
AK
3541 load_TR_desc();
3542}
3543
e756fc62 3544static void pre_svm_run(struct vcpu_svm *svm)
6aa8b732
AK
3545{
3546 int cpu = raw_smp_processor_id();
3547
0fe1e009 3548 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
6aa8b732 3549
4b656b12 3550 /* FIXME: handle wraparound of asid_generation */
0fe1e009
TH
3551 if (svm->asid_generation != sd->asid_generation)
3552 new_asid(svm, sd);
6aa8b732
AK
3553}
3554
95ba8273
GN
3555static void svm_inject_nmi(struct kvm_vcpu *vcpu)
3556{
3557 struct vcpu_svm *svm = to_svm(vcpu);
3558
3559 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
3560 vcpu->arch.hflags |= HF_NMI_MASK;
8a05a1b8 3561 set_intercept(svm, INTERCEPT_IRET);
95ba8273
GN
3562 ++vcpu->stat.nmi_injections;
3563}
6aa8b732 3564
85f455f7 3565static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
6aa8b732
AK
3566{
3567 struct vmcb_control_area *control;
3568
e756fc62 3569 control = &svm->vmcb->control;
85f455f7 3570 control->int_vector = irq;
6aa8b732
AK
3571 control->int_ctl &= ~V_INTR_PRIO_MASK;
3572 control->int_ctl |= V_IRQ_MASK |
3573 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
decdbf6a 3574 mark_dirty(svm->vmcb, VMCB_INTR);
6aa8b732
AK
3575}
3576
66fd3f7f 3577static void svm_set_irq(struct kvm_vcpu *vcpu)
2a8067f1
ED
3578{
3579 struct vcpu_svm *svm = to_svm(vcpu);
3580
2af9194d 3581 BUG_ON(!(gif_set(svm)));
cf74a78b 3582
9fb2d2b4
GN
3583 trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
3584 ++vcpu->stat.irq_injections;
3585
219b65dc
AG
3586 svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
3587 SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
2a8067f1
ED
3588}
3589
95ba8273 3590static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
aaacfc9a
JR
3591{
3592 struct vcpu_svm *svm = to_svm(vcpu);
aaacfc9a 3593
2030753d 3594 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3595 return;
3596
95ba8273 3597 if (irr == -1)
aaacfc9a
JR
3598 return;
3599
95ba8273 3600 if (tpr >= irr)
4ee546b4 3601 set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
95ba8273 3602}
aaacfc9a 3603
8d14695f
YZ
3604static void svm_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
3605{
3606 return;
3607}
3608
c7c9c56c
YZ
3609static int svm_vm_has_apicv(struct kvm *kvm)
3610{
3611 return 0;
3612}
3613
3614static void svm_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
3615{
3616 return;
3617}
3618
3619static void svm_hwapic_isr_update(struct kvm *kvm, int isr)
3620{
3621 return;
3622}
3623
a20ed54d
YZ
3624static void svm_sync_pir_to_irr(struct kvm_vcpu *vcpu)
3625{
3626 return;
3627}
3628
95ba8273
GN
3629static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
3630{
3631 struct vcpu_svm *svm = to_svm(vcpu);
3632 struct vmcb *vmcb = svm->vmcb;
924584cc
JR
3633 int ret;
3634 ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
3635 !(svm->vcpu.arch.hflags & HF_NMI_MASK);
3636 ret = ret && gif_set(svm) && nested_svm_nmi(svm);
3637
3638 return ret;
aaacfc9a
JR
3639}
3640
3cfc3092
JK
3641static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
3642{
3643 struct vcpu_svm *svm = to_svm(vcpu);
3644
3645 return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
3646}
3647
3648static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
3649{
3650 struct vcpu_svm *svm = to_svm(vcpu);
3651
3652 if (masked) {
3653 svm->vcpu.arch.hflags |= HF_NMI_MASK;
8a05a1b8 3654 set_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
3655 } else {
3656 svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
8a05a1b8 3657 clr_intercept(svm, INTERCEPT_IRET);
3cfc3092
JK
3658 }
3659}
3660
78646121
GN
3661static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
3662{
3663 struct vcpu_svm *svm = to_svm(vcpu);
3664 struct vmcb *vmcb = svm->vmcb;
7fcdb510
JR
3665 int ret;
3666
3667 if (!gif_set(svm) ||
3668 (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
3669 return 0;
3670
f6e78475 3671 ret = !!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF);
7fcdb510 3672
2030753d 3673 if (is_guest_mode(vcpu))
7fcdb510
JR
3674 return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
3675
3676 return ret;
78646121
GN
3677}
3678
c9a7953f 3679static void enable_irq_window(struct kvm_vcpu *vcpu)
6aa8b732 3680{
219b65dc 3681 struct vcpu_svm *svm = to_svm(vcpu);
219b65dc 3682
e0231715
JR
3683 /*
3684 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
3685 * 1, because that's a separate STGI/VMRUN intercept. The next time we
3686 * get that intercept, this function will be called again though and
3687 * we'll get the vintr intercept.
3688 */
8fe54654 3689 if (gif_set(svm) && nested_svm_intr(svm)) {
219b65dc
AG
3690 svm_set_vintr(svm);
3691 svm_inject_irq(svm, 0x0);
3692 }
85f455f7
ED
3693}
3694
c9a7953f 3695static void enable_nmi_window(struct kvm_vcpu *vcpu)
c1150d8c 3696{
04d2cc77 3697 struct vcpu_svm *svm = to_svm(vcpu);
c1150d8c 3698
44c11430
GN
3699 if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
3700 == HF_NMI_MASK)
c9a7953f 3701 return; /* IRET will cause a vm exit */
44c11430 3702
e0231715
JR
3703 /*
3704 * Something prevents NMI from been injected. Single step over possible
3705 * problem (IRET or exception injection or interrupt shadow)
3706 */
6be7d306 3707 svm->nmi_singlestep = true;
44c11430 3708 svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
c8639010 3709 update_db_bp_intercept(vcpu);
c1150d8c
DL
3710}
3711
cbc94022
IE
3712static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
3713{
3714 return 0;
3715}
3716
d9e368d6
AK
3717static void svm_flush_tlb(struct kvm_vcpu *vcpu)
3718{
38e5e92f
JR
3719 struct vcpu_svm *svm = to_svm(vcpu);
3720
3721 if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
3722 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
3723 else
3724 svm->asid_generation--;
d9e368d6
AK
3725}
3726
04d2cc77
AK
3727static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
3728{
3729}
3730
d7bf8221
JR
3731static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
3732{
3733 struct vcpu_svm *svm = to_svm(vcpu);
3734
2030753d 3735 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3736 return;
3737
4ee546b4 3738 if (!is_cr_intercept(svm, INTERCEPT_CR8_WRITE)) {
d7bf8221 3739 int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
615d5193 3740 kvm_set_cr8(vcpu, cr8);
d7bf8221
JR
3741 }
3742}
3743
649d6864
JR
3744static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
3745{
3746 struct vcpu_svm *svm = to_svm(vcpu);
3747 u64 cr8;
3748
2030753d 3749 if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
88ab24ad
JR
3750 return;
3751
649d6864
JR
3752 cr8 = kvm_get_cr8(vcpu);
3753 svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
3754 svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
3755}
3756
9222be18
GN
3757static void svm_complete_interrupts(struct vcpu_svm *svm)
3758{
3759 u8 vector;
3760 int type;
3761 u32 exitintinfo = svm->vmcb->control.exit_int_info;
66b7138f
JK
3762 unsigned int3_injected = svm->int3_injected;
3763
3764 svm->int3_injected = 0;
9222be18 3765
bd3d1ec3
AK
3766 /*
3767 * If we've made progress since setting HF_IRET_MASK, we've
3768 * executed an IRET and can allow NMI injection.
3769 */
3770 if ((svm->vcpu.arch.hflags & HF_IRET_MASK)
3771 && kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip) {
44c11430 3772 svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3842d135
AK
3773 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3774 }
44c11430 3775
9222be18
GN
3776 svm->vcpu.arch.nmi_injected = false;
3777 kvm_clear_exception_queue(&svm->vcpu);
3778 kvm_clear_interrupt_queue(&svm->vcpu);
3779
3780 if (!(exitintinfo & SVM_EXITINTINFO_VALID))
3781 return;
3782
3842d135
AK
3783 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3784
9222be18
GN
3785 vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
3786 type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
3787
3788 switch (type) {
3789 case SVM_EXITINTINFO_TYPE_NMI:
3790 svm->vcpu.arch.nmi_injected = true;
3791 break;
3792 case SVM_EXITINTINFO_TYPE_EXEPT:
66b7138f
JK
3793 /*
3794 * In case of software exceptions, do not reinject the vector,
3795 * but re-execute the instruction instead. Rewind RIP first
3796 * if we emulated INT3 before.
3797 */
3798 if (kvm_exception_is_soft(vector)) {
3799 if (vector == BP_VECTOR && int3_injected &&
3800 kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
3801 kvm_rip_write(&svm->vcpu,
3802 kvm_rip_read(&svm->vcpu) -
3803 int3_injected);
9222be18 3804 break;
66b7138f 3805 }
9222be18
GN
3806 if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
3807 u32 err = svm->vmcb->control.exit_int_info_err;
ce7ddec4 3808 kvm_requeue_exception_e(&svm->vcpu, vector, err);
9222be18
GN
3809
3810 } else
ce7ddec4 3811 kvm_requeue_exception(&svm->vcpu, vector);
9222be18
GN
3812 break;
3813 case SVM_EXITINTINFO_TYPE_INTR:
66fd3f7f 3814 kvm_queue_interrupt(&svm->vcpu, vector, false);
9222be18
GN
3815 break;
3816 default:
3817 break;
3818 }
3819}
3820
b463a6f7
AK
3821static void svm_cancel_injection(struct kvm_vcpu *vcpu)
3822{
3823 struct vcpu_svm *svm = to_svm(vcpu);
3824 struct vmcb_control_area *control = &svm->vmcb->control;
3825
3826 control->exit_int_info = control->event_inj;
3827 control->exit_int_info_err = control->event_inj_err;
3828 control->event_inj = 0;
3829 svm_complete_interrupts(svm);
3830}
3831
851ba692 3832static void svm_vcpu_run(struct kvm_vcpu *vcpu)
6aa8b732 3833{
a2fa3e9f 3834 struct vcpu_svm *svm = to_svm(vcpu);
d9e368d6 3835
2041a06a
JR
3836 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
3837 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
3838 svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
3839
cd3ff653
JR
3840 /*
3841 * A vmexit emulation is required before the vcpu can be executed
3842 * again.
3843 */
3844 if (unlikely(svm->nested.exit_required))
3845 return;
3846
e756fc62 3847 pre_svm_run(svm);
6aa8b732 3848
649d6864
JR
3849 sync_lapic_to_cr8(vcpu);
3850
cda0ffdd 3851 svm->vmcb->save.cr2 = vcpu->arch.cr2;
6aa8b732 3852
04d2cc77
AK
3853 clgi();
3854
3855 local_irq_enable();
36241b8c 3856
6aa8b732 3857 asm volatile (
7454766f
AK
3858 "push %%" _ASM_BP "; \n\t"
3859 "mov %c[rbx](%[svm]), %%" _ASM_BX " \n\t"
3860 "mov %c[rcx](%[svm]), %%" _ASM_CX " \n\t"
3861 "mov %c[rdx](%[svm]), %%" _ASM_DX " \n\t"
3862 "mov %c[rsi](%[svm]), %%" _ASM_SI " \n\t"
3863 "mov %c[rdi](%[svm]), %%" _ASM_DI " \n\t"
3864 "mov %c[rbp](%[svm]), %%" _ASM_BP " \n\t"
05b3e0c2 3865#ifdef CONFIG_X86_64
fb3f0f51
RR
3866 "mov %c[r8](%[svm]), %%r8 \n\t"
3867 "mov %c[r9](%[svm]), %%r9 \n\t"
3868 "mov %c[r10](%[svm]), %%r10 \n\t"
3869 "mov %c[r11](%[svm]), %%r11 \n\t"
3870 "mov %c[r12](%[svm]), %%r12 \n\t"
3871 "mov %c[r13](%[svm]), %%r13 \n\t"
3872 "mov %c[r14](%[svm]), %%r14 \n\t"
3873 "mov %c[r15](%[svm]), %%r15 \n\t"
6aa8b732
AK
3874#endif
3875
6aa8b732 3876 /* Enter guest mode */
7454766f
AK
3877 "push %%" _ASM_AX " \n\t"
3878 "mov %c[vmcb](%[svm]), %%" _ASM_AX " \n\t"
4ecac3fd
AK
3879 __ex(SVM_VMLOAD) "\n\t"
3880 __ex(SVM_VMRUN) "\n\t"
3881 __ex(SVM_VMSAVE) "\n\t"
7454766f 3882 "pop %%" _ASM_AX " \n\t"
6aa8b732
AK
3883
3884 /* Save guest registers, load host registers */
7454766f
AK
3885 "mov %%" _ASM_BX ", %c[rbx](%[svm]) \n\t"
3886 "mov %%" _ASM_CX ", %c[rcx](%[svm]) \n\t"
3887 "mov %%" _ASM_DX ", %c[rdx](%[svm]) \n\t"
3888 "mov %%" _ASM_SI ", %c[rsi](%[svm]) \n\t"
3889 "mov %%" _ASM_DI ", %c[rdi](%[svm]) \n\t"
3890 "mov %%" _ASM_BP ", %c[rbp](%[svm]) \n\t"
05b3e0c2 3891#ifdef CONFIG_X86_64
fb3f0f51
RR
3892 "mov %%r8, %c[r8](%[svm]) \n\t"
3893 "mov %%r9, %c[r9](%[svm]) \n\t"
3894 "mov %%r10, %c[r10](%[svm]) \n\t"
3895 "mov %%r11, %c[r11](%[svm]) \n\t"
3896 "mov %%r12, %c[r12](%[svm]) \n\t"
3897 "mov %%r13, %c[r13](%[svm]) \n\t"
3898 "mov %%r14, %c[r14](%[svm]) \n\t"
3899 "mov %%r15, %c[r15](%[svm]) \n\t"
6aa8b732 3900#endif
7454766f 3901 "pop %%" _ASM_BP
6aa8b732 3902 :
fb3f0f51 3903 : [svm]"a"(svm),
6aa8b732 3904 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
ad312c7c
ZX
3905 [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
3906 [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
3907 [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
3908 [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
3909 [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
3910 [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
05b3e0c2 3911#ifdef CONFIG_X86_64
ad312c7c
ZX
3912 , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
3913 [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
3914 [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
3915 [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
3916 [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
3917 [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
3918 [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
3919 [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
6aa8b732 3920#endif
54a08c04
LV
3921 : "cc", "memory"
3922#ifdef CONFIG_X86_64
7454766f 3923 , "rbx", "rcx", "rdx", "rsi", "rdi"
54a08c04 3924 , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
7454766f
AK
3925#else
3926 , "ebx", "ecx", "edx", "esi", "edi"
54a08c04
LV
3927#endif
3928 );
6aa8b732 3929
82ca2d10
AK
3930#ifdef CONFIG_X86_64
3931 wrmsrl(MSR_GS_BASE, svm->host.gs_base);
3932#else
dacccfdd 3933 loadsegment(fs, svm->host.fs);
831ca609
AK
3934#ifndef CONFIG_X86_32_LAZY_GS
3935 loadsegment(gs, svm->host.gs);
3936#endif
9581d442 3937#endif
6aa8b732
AK
3938
3939 reload_tss(vcpu);
3940
56ba47dd
AK
3941 local_irq_disable();
3942
13c34e07
AK
3943 vcpu->arch.cr2 = svm->vmcb->save.cr2;
3944 vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
3945 vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
3946 vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
3947
1e2b1dd7
JK
3948 trace_kvm_exit(svm->vmcb->control.exit_code, vcpu, KVM_ISA_SVM);
3949
3781c01c
JR
3950 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3951 kvm_before_handle_nmi(&svm->vcpu);
3952
3953 stgi();
3954
3955 /* Any pending NMI will happen here */
3956
3957 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3958 kvm_after_handle_nmi(&svm->vcpu);
3959
d7bf8221
JR
3960 sync_cr8_to_lapic(vcpu);
3961
a2fa3e9f 3962 svm->next_rip = 0;
9222be18 3963
38e5e92f
JR
3964 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3965
631bc487
GN
3966 /* if exit due to PF check for async PF */
3967 if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3968 svm->apf_reason = kvm_read_and_reset_pf_reason();
3969
6de4f3ad
AK
3970 if (npt_enabled) {
3971 vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
3972 vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
3973 }
fe5913e4
JR
3974
3975 /*
3976 * We need to handle MC intercepts here before the vcpu has a chance to
3977 * change the physical cpu
3978 */
3979 if (unlikely(svm->vmcb->control.exit_code ==
3980 SVM_EXIT_EXCP_BASE + MC_VECTOR))
3981 svm_handle_mce(svm);
8d28fec4
RJ
3982
3983 mark_all_clean(svm->vmcb);
6aa8b732
AK
3984}
3985
6aa8b732
AK
3986static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
3987{
a2fa3e9f
GH
3988 struct vcpu_svm *svm = to_svm(vcpu);
3989
3990 svm->vmcb->save.cr3 = root;
dcca1a65 3991 mark_dirty(svm->vmcb, VMCB_CR);
f40f6a45 3992 svm_flush_tlb(vcpu);
6aa8b732
AK
3993}
3994
1c97f0a0
JR
3995static void set_tdp_cr3(struct kvm_vcpu *vcpu, unsigned long root)
3996{
3997 struct vcpu_svm *svm = to_svm(vcpu);
3998
3999 svm->vmcb->control.nested_cr3 = root;
b2747166 4000 mark_dirty(svm->vmcb, VMCB_NPT);
1c97f0a0
JR
4001
4002 /* Also sync guest cr3 here in case we live migrate */
9f8fe504 4003 svm->vmcb->save.cr3 = kvm_read_cr3(vcpu);
dcca1a65 4004 mark_dirty(svm->vmcb, VMCB_CR);
1c97f0a0 4005
f40f6a45 4006 svm_flush_tlb(vcpu);
1c97f0a0
JR
4007}
4008
6aa8b732
AK
4009static int is_disabled(void)
4010{
6031a61c
JR
4011 u64 vm_cr;
4012
4013 rdmsrl(MSR_VM_CR, vm_cr);
4014 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
4015 return 1;
4016
6aa8b732
AK
4017 return 0;
4018}
4019
102d8325
IM
4020static void
4021svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4022{
4023 /*
4024 * Patch in the VMMCALL instruction:
4025 */
4026 hypercall[0] = 0x0f;
4027 hypercall[1] = 0x01;
4028 hypercall[2] = 0xd9;
102d8325
IM
4029}
4030
002c7f7c
YS
4031static void svm_check_processor_compat(void *rtn)
4032{
4033 *(int *)rtn = 0;
4034}
4035
774ead3a
AK
4036static bool svm_cpu_has_accelerated_tpr(void)
4037{
4038 return false;
4039}
4040
4b12f0de 4041static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
64d4d521
SY
4042{
4043 return 0;
4044}
4045
0e851880
SY
4046static void svm_cpuid_update(struct kvm_vcpu *vcpu)
4047{
4048}
4049
d4330ef2
JR
4050static void svm_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
4051{
c2c63a49 4052 switch (func) {
4c62a2dc
JR
4053 case 0x80000001:
4054 if (nested)
4055 entry->ecx |= (1 << 2); /* Set SVM bit */
4056 break;
c2c63a49
JR
4057 case 0x8000000A:
4058 entry->eax = 1; /* SVM revision 1 */
4059 entry->ebx = 8; /* Lets support 8 ASIDs in case we add proper
4060 ASID emulation to nested SVM */
4061 entry->ecx = 0; /* Reserved */
7a190667
JR
4062 entry->edx = 0; /* Per default do not support any
4063 additional features */
4064
4065 /* Support next_rip if host supports it */
2a6b20b8 4066 if (boot_cpu_has(X86_FEATURE_NRIPS))
7a190667 4067 entry->edx |= SVM_FEATURE_NRIP;
c2c63a49 4068
3d4aeaad
JR
4069 /* Support NPT for the guest if enabled */
4070 if (npt_enabled)
4071 entry->edx |= SVM_FEATURE_NPT;
4072
c2c63a49
JR
4073 break;
4074 }
d4330ef2
JR
4075}
4076
17cc3935 4077static int svm_get_lpage_level(void)
344f414f 4078{
17cc3935 4079 return PT_PDPE_LEVEL;
344f414f
JR
4080}
4081
4e47c7a6
SY
4082static bool svm_rdtscp_supported(void)
4083{
4084 return false;
4085}
4086
ad756a16
MJ
4087static bool svm_invpcid_supported(void)
4088{
4089 return false;
4090}
4091
f5f48ee1
SY
4092static bool svm_has_wbinvd_exit(void)
4093{
4094 return true;
4095}
4096
02daab21
AK
4097static void svm_fpu_deactivate(struct kvm_vcpu *vcpu)
4098{
4099 struct vcpu_svm *svm = to_svm(vcpu);
4100
18c918c5 4101 set_exception_intercept(svm, NM_VECTOR);
66a562f7 4102 update_cr0_intercept(svm);
02daab21
AK
4103}
4104
8061252e 4105#define PRE_EX(exit) { .exit_code = (exit), \
40e19b51 4106 .stage = X86_ICPT_PRE_EXCEPT, }
cfec82cb 4107#define POST_EX(exit) { .exit_code = (exit), \
40e19b51 4108 .stage = X86_ICPT_POST_EXCEPT, }
d7eb8203 4109#define POST_MEM(exit) { .exit_code = (exit), \
40e19b51 4110 .stage = X86_ICPT_POST_MEMACCESS, }
cfec82cb 4111
09941fbb 4112static const struct __x86_intercept {
cfec82cb
JR
4113 u32 exit_code;
4114 enum x86_intercept_stage stage;
cfec82cb
JR
4115} x86_intercept_map[] = {
4116 [x86_intercept_cr_read] = POST_EX(SVM_EXIT_READ_CR0),
4117 [x86_intercept_cr_write] = POST_EX(SVM_EXIT_WRITE_CR0),
4118 [x86_intercept_clts] = POST_EX(SVM_EXIT_WRITE_CR0),
4119 [x86_intercept_lmsw] = POST_EX(SVM_EXIT_WRITE_CR0),
4120 [x86_intercept_smsw] = POST_EX(SVM_EXIT_READ_CR0),
3b88e41a
JR
4121 [x86_intercept_dr_read] = POST_EX(SVM_EXIT_READ_DR0),
4122 [x86_intercept_dr_write] = POST_EX(SVM_EXIT_WRITE_DR0),
dee6bb70
JR
4123 [x86_intercept_sldt] = POST_EX(SVM_EXIT_LDTR_READ),
4124 [x86_intercept_str] = POST_EX(SVM_EXIT_TR_READ),
4125 [x86_intercept_lldt] = POST_EX(SVM_EXIT_LDTR_WRITE),
4126 [x86_intercept_ltr] = POST_EX(SVM_EXIT_TR_WRITE),
4127 [x86_intercept_sgdt] = POST_EX(SVM_EXIT_GDTR_READ),
4128 [x86_intercept_sidt] = POST_EX(SVM_EXIT_IDTR_READ),
4129 [x86_intercept_lgdt] = POST_EX(SVM_EXIT_GDTR_WRITE),
4130 [x86_intercept_lidt] = POST_EX(SVM_EXIT_IDTR_WRITE),
01de8b09
JR
4131 [x86_intercept_vmrun] = POST_EX(SVM_EXIT_VMRUN),
4132 [x86_intercept_vmmcall] = POST_EX(SVM_EXIT_VMMCALL),
4133 [x86_intercept_vmload] = POST_EX(SVM_EXIT_VMLOAD),
4134 [x86_intercept_vmsave] = POST_EX(SVM_EXIT_VMSAVE),
4135 [x86_intercept_stgi] = POST_EX(SVM_EXIT_STGI),
4136 [x86_intercept_clgi] = POST_EX(SVM_EXIT_CLGI),
4137 [x86_intercept_skinit] = POST_EX(SVM_EXIT_SKINIT),
4138 [x86_intercept_invlpga] = POST_EX(SVM_EXIT_INVLPGA),
d7eb8203
JR
4139 [x86_intercept_rdtscp] = POST_EX(SVM_EXIT_RDTSCP),
4140 [x86_intercept_monitor] = POST_MEM(SVM_EXIT_MONITOR),
4141 [x86_intercept_mwait] = POST_EX(SVM_EXIT_MWAIT),
8061252e
JR
4142 [x86_intercept_invlpg] = POST_EX(SVM_EXIT_INVLPG),
4143 [x86_intercept_invd] = POST_EX(SVM_EXIT_INVD),
4144 [x86_intercept_wbinvd] = POST_EX(SVM_EXIT_WBINVD),
4145 [x86_intercept_wrmsr] = POST_EX(SVM_EXIT_MSR),
4146 [x86_intercept_rdtsc] = POST_EX(SVM_EXIT_RDTSC),
4147 [x86_intercept_rdmsr] = POST_EX(SVM_EXIT_MSR),
4148 [x86_intercept_rdpmc] = POST_EX(SVM_EXIT_RDPMC),
4149 [x86_intercept_cpuid] = PRE_EX(SVM_EXIT_CPUID),
4150 [x86_intercept_rsm] = PRE_EX(SVM_EXIT_RSM),
bf608f88
JR
4151 [x86_intercept_pause] = PRE_EX(SVM_EXIT_PAUSE),
4152 [x86_intercept_pushf] = PRE_EX(SVM_EXIT_PUSHF),
4153 [x86_intercept_popf] = PRE_EX(SVM_EXIT_POPF),
4154 [x86_intercept_intn] = PRE_EX(SVM_EXIT_SWINT),
4155 [x86_intercept_iret] = PRE_EX(SVM_EXIT_IRET),
4156 [x86_intercept_icebp] = PRE_EX(SVM_EXIT_ICEBP),
4157 [x86_intercept_hlt] = POST_EX(SVM_EXIT_HLT),
f6511935
JR
4158 [x86_intercept_in] = POST_EX(SVM_EXIT_IOIO),
4159 [x86_intercept_ins] = POST_EX(SVM_EXIT_IOIO),
4160 [x86_intercept_out] = POST_EX(SVM_EXIT_IOIO),
4161 [x86_intercept_outs] = POST_EX(SVM_EXIT_IOIO),
cfec82cb
JR
4162};
4163
8061252e 4164#undef PRE_EX
cfec82cb 4165#undef POST_EX
d7eb8203 4166#undef POST_MEM
cfec82cb 4167
8a76d7f2
JR
4168static int svm_check_intercept(struct kvm_vcpu *vcpu,
4169 struct x86_instruction_info *info,
4170 enum x86_intercept_stage stage)
4171{
cfec82cb
JR
4172 struct vcpu_svm *svm = to_svm(vcpu);
4173 int vmexit, ret = X86EMUL_CONTINUE;
4174 struct __x86_intercept icpt_info;
4175 struct vmcb *vmcb = svm->vmcb;
4176
4177 if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
4178 goto out;
4179
4180 icpt_info = x86_intercept_map[info->intercept];
4181
40e19b51 4182 if (stage != icpt_info.stage)
cfec82cb
JR
4183 goto out;
4184
4185 switch (icpt_info.exit_code) {
4186 case SVM_EXIT_READ_CR0:
4187 if (info->intercept == x86_intercept_cr_read)
4188 icpt_info.exit_code += info->modrm_reg;
4189 break;
4190 case SVM_EXIT_WRITE_CR0: {
4191 unsigned long cr0, val;
4192 u64 intercept;
4193
4194 if (info->intercept == x86_intercept_cr_write)
4195 icpt_info.exit_code += info->modrm_reg;
4196
4197 if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0)
4198 break;
4199
4200 intercept = svm->nested.intercept;
4201
4202 if (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0)))
4203 break;
4204
4205 cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
4206 val = info->src_val & ~SVM_CR0_SELECTIVE_MASK;
4207
4208 if (info->intercept == x86_intercept_lmsw) {
4209 cr0 &= 0xfUL;
4210 val &= 0xfUL;
4211 /* lmsw can't clear PE - catch this here */
4212 if (cr0 & X86_CR0_PE)
4213 val |= X86_CR0_PE;
4214 }
4215
4216 if (cr0 ^ val)
4217 icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;
4218
4219 break;
4220 }
3b88e41a
JR
4221 case SVM_EXIT_READ_DR0:
4222 case SVM_EXIT_WRITE_DR0:
4223 icpt_info.exit_code += info->modrm_reg;
4224 break;
8061252e
JR
4225 case SVM_EXIT_MSR:
4226 if (info->intercept == x86_intercept_wrmsr)
4227 vmcb->control.exit_info_1 = 1;
4228 else
4229 vmcb->control.exit_info_1 = 0;
4230 break;
bf608f88
JR
4231 case SVM_EXIT_PAUSE:
4232 /*
4233 * We get this for NOP only, but pause
4234 * is rep not, check this here
4235 */
4236 if (info->rep_prefix != REPE_PREFIX)
4237 goto out;
f6511935
JR
4238 case SVM_EXIT_IOIO: {
4239 u64 exit_info;
4240 u32 bytes;
4241
4242 exit_info = (vcpu->arch.regs[VCPU_REGS_RDX] & 0xffff) << 16;
4243
4244 if (info->intercept == x86_intercept_in ||
4245 info->intercept == x86_intercept_ins) {
4246 exit_info |= SVM_IOIO_TYPE_MASK;
4247 bytes = info->src_bytes;
4248 } else {
4249 bytes = info->dst_bytes;
4250 }
4251
4252 if (info->intercept == x86_intercept_outs ||
4253 info->intercept == x86_intercept_ins)
4254 exit_info |= SVM_IOIO_STR_MASK;
4255
4256 if (info->rep_prefix)
4257 exit_info |= SVM_IOIO_REP_MASK;
4258
4259 bytes = min(bytes, 4u);
4260
4261 exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;
4262
4263 exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);
4264
4265 vmcb->control.exit_info_1 = exit_info;
4266 vmcb->control.exit_info_2 = info->next_rip;
4267
4268 break;
4269 }
cfec82cb
JR
4270 default:
4271 break;
4272 }
4273
4274 vmcb->control.next_rip = info->next_rip;
4275 vmcb->control.exit_code = icpt_info.exit_code;
4276 vmexit = nested_svm_exit_handled(svm);
4277
4278 ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
4279 : X86EMUL_CONTINUE;
4280
4281out:
4282 return ret;
8a76d7f2
JR
4283}
4284
a547c6db
YZ
4285static void svm_handle_external_intr(struct kvm_vcpu *vcpu)
4286{
4287 local_irq_enable();
4288}
4289
cbdd1bea 4290static struct kvm_x86_ops svm_x86_ops = {
6aa8b732
AK
4291 .cpu_has_kvm_support = has_svm,
4292 .disabled_by_bios = is_disabled,
4293 .hardware_setup = svm_hardware_setup,
4294 .hardware_unsetup = svm_hardware_unsetup,
002c7f7c 4295 .check_processor_compatibility = svm_check_processor_compat,
6aa8b732
AK
4296 .hardware_enable = svm_hardware_enable,
4297 .hardware_disable = svm_hardware_disable,
774ead3a 4298 .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
6aa8b732
AK
4299
4300 .vcpu_create = svm_create_vcpu,
4301 .vcpu_free = svm_free_vcpu,
04d2cc77 4302 .vcpu_reset = svm_vcpu_reset,
6aa8b732 4303
04d2cc77 4304 .prepare_guest_switch = svm_prepare_guest_switch,
6aa8b732
AK
4305 .vcpu_load = svm_vcpu_load,
4306 .vcpu_put = svm_vcpu_put,
4307
c8639010 4308 .update_db_bp_intercept = update_db_bp_intercept,
6aa8b732
AK
4309 .get_msr = svm_get_msr,
4310 .set_msr = svm_set_msr,
4311 .get_segment_base = svm_get_segment_base,
4312 .get_segment = svm_get_segment,
4313 .set_segment = svm_set_segment,
2e4d2653 4314 .get_cpl = svm_get_cpl,
1747fb71 4315 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
e8467fda 4316 .decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
aff48baa 4317 .decache_cr3 = svm_decache_cr3,
25c4c276 4318 .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
6aa8b732 4319 .set_cr0 = svm_set_cr0,
6aa8b732
AK
4320 .set_cr3 = svm_set_cr3,
4321 .set_cr4 = svm_set_cr4,
4322 .set_efer = svm_set_efer,
4323 .get_idt = svm_get_idt,
4324 .set_idt = svm_set_idt,
4325 .get_gdt = svm_get_gdt,
4326 .set_gdt = svm_set_gdt,
73aaf249
JK
4327 .get_dr6 = svm_get_dr6,
4328 .set_dr6 = svm_set_dr6,
020df079 4329 .set_dr7 = svm_set_dr7,
facb0139 4330 .sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
6de4f3ad 4331 .cache_reg = svm_cache_reg,
6aa8b732
AK
4332 .get_rflags = svm_get_rflags,
4333 .set_rflags = svm_set_rflags,
6b52d186 4334 .fpu_activate = svm_fpu_activate,
02daab21 4335 .fpu_deactivate = svm_fpu_deactivate,
6aa8b732 4336
6aa8b732 4337 .tlb_flush = svm_flush_tlb,
6aa8b732 4338
6aa8b732 4339 .run = svm_vcpu_run,
04d2cc77 4340 .handle_exit = handle_exit,
6aa8b732 4341 .skip_emulated_instruction = skip_emulated_instruction,
2809f5d2
GC
4342 .set_interrupt_shadow = svm_set_interrupt_shadow,
4343 .get_interrupt_shadow = svm_get_interrupt_shadow,
102d8325 4344 .patch_hypercall = svm_patch_hypercall,
2a8067f1 4345 .set_irq = svm_set_irq,
95ba8273 4346 .set_nmi = svm_inject_nmi,
298101da 4347 .queue_exception = svm_queue_exception,
b463a6f7 4348 .cancel_injection = svm_cancel_injection,
78646121 4349 .interrupt_allowed = svm_interrupt_allowed,
95ba8273 4350 .nmi_allowed = svm_nmi_allowed,
3cfc3092
JK
4351 .get_nmi_mask = svm_get_nmi_mask,
4352 .set_nmi_mask = svm_set_nmi_mask,
95ba8273
GN
4353 .enable_nmi_window = enable_nmi_window,
4354 .enable_irq_window = enable_irq_window,
4355 .update_cr8_intercept = update_cr8_intercept,
8d14695f 4356 .set_virtual_x2apic_mode = svm_set_virtual_x2apic_mode,
c7c9c56c
YZ
4357 .vm_has_apicv = svm_vm_has_apicv,
4358 .load_eoi_exitmap = svm_load_eoi_exitmap,
4359 .hwapic_isr_update = svm_hwapic_isr_update,
a20ed54d 4360 .sync_pir_to_irr = svm_sync_pir_to_irr,
cbc94022
IE
4361
4362 .set_tss_addr = svm_set_tss_addr,
67253af5 4363 .get_tdp_level = get_npt_level,
4b12f0de 4364 .get_mt_mask = svm_get_mt_mask,
229456fc 4365
586f9607 4366 .get_exit_info = svm_get_exit_info,
586f9607 4367
17cc3935 4368 .get_lpage_level = svm_get_lpage_level,
0e851880
SY
4369
4370 .cpuid_update = svm_cpuid_update,
4e47c7a6
SY
4371
4372 .rdtscp_supported = svm_rdtscp_supported,
ad756a16 4373 .invpcid_supported = svm_invpcid_supported,
d4330ef2
JR
4374
4375 .set_supported_cpuid = svm_set_supported_cpuid,
f5f48ee1
SY
4376
4377 .has_wbinvd_exit = svm_has_wbinvd_exit,
99e3e30a 4378
4051b188 4379 .set_tsc_khz = svm_set_tsc_khz,
ba904635 4380 .read_tsc_offset = svm_read_tsc_offset,
99e3e30a 4381 .write_tsc_offset = svm_write_tsc_offset,
e48672fa 4382 .adjust_tsc_offset = svm_adjust_tsc_offset,
857e4099 4383 .compute_tsc_offset = svm_compute_tsc_offset,
d5c1785d 4384 .read_l1_tsc = svm_read_l1_tsc,
1c97f0a0
JR
4385
4386 .set_tdp_cr3 = set_tdp_cr3,
8a76d7f2
JR
4387
4388 .check_intercept = svm_check_intercept,
a547c6db 4389 .handle_external_intr = svm_handle_external_intr,
6aa8b732
AK
4390};
4391
4392static int __init svm_init(void)
4393{
cb498ea2 4394 return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
0ee75bea 4395 __alignof__(struct vcpu_svm), THIS_MODULE);
6aa8b732
AK
4396}
4397
4398static void __exit svm_exit(void)
4399{
cb498ea2 4400 kvm_exit();
6aa8b732
AK
4401}
4402
4403module_init(svm_init)
4404module_exit(svm_exit)