]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/nvme/host/pci.c
ath10k: Fix kernel panic while using worker (ath10k_sta_rc_update_wk)
[mirror_ubuntu-bionic-kernel.git] / drivers / nvme / host / pci.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
6eb0d698 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
a0a3408e 15#include <linux/aer.h>
b60503ba 16#include <linux/blkdev.h>
a4aea562 17#include <linux/blk-mq.h>
dca51e78 18#include <linux/blk-mq-pci.h>
ff5350a8 19#include <linux/dmi.h>
b60503ba
MW
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
b60503ba
MW
23#include <linux/mm.h>
24#include <linux/module.h>
77bf25ea 25#include <linux/mutex.h>
d0877473 26#include <linux/once.h>
b60503ba 27#include <linux/pci.h>
e1e5e564 28#include <linux/t10-pi.h>
b60503ba 29#include <linux/types.h>
2f8e2c87 30#include <linux/io-64-nonatomic-lo-hi.h>
a98e58e5 31#include <linux/sed-opal.h>
797a796a 32
f11bb3e2
CH
33#include "nvme.h"
34
b60503ba
MW
35#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
36#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
c965809c 37
a7a7cbe3 38#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
9d43cf64 39
58ffacb5
MW
40static int use_threaded_interrupts;
41module_param(use_threaded_interrupts, int, 0);
42
8ffaadf7
JD
43static bool use_cmb_sqes = true;
44module_param(use_cmb_sqes, bool, 0644);
45MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
46
87ad72a5
CH
47static unsigned int max_host_mem_size_mb = 128;
48module_param(max_host_mem_size_mb, uint, 0444);
49MODULE_PARM_DESC(max_host_mem_size_mb,
50 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
1fa6aead 51
a7a7cbe3
CK
52static unsigned int sgl_threshold = SZ_32K;
53module_param(sgl_threshold, uint, 0644);
54MODULE_PARM_DESC(sgl_threshold,
55 "Use SGLs when average request segment size is larger or equal to "
56 "this size. Use 0 to disable SGLs.");
57
b27c1e68 58static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
59static const struct kernel_param_ops io_queue_depth_ops = {
60 .set = io_queue_depth_set,
61 .get = param_get_int,
62};
63
64static int io_queue_depth = 1024;
65module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
66MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
67
1c63dc66
CH
68struct nvme_dev;
69struct nvme_queue;
b3fffdef 70
a0fa9647 71static void nvme_process_cq(struct nvme_queue *nvmeq);
a5cdb68c 72static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
d4b4ff8e 73
1c63dc66
CH
74/*
75 * Represents an NVM Express device. Each nvme_dev is a PCI function.
76 */
77struct nvme_dev {
1c63dc66
CH
78 struct nvme_queue **queues;
79 struct blk_mq_tag_set tagset;
80 struct blk_mq_tag_set admin_tagset;
81 u32 __iomem *dbs;
82 struct device *dev;
83 struct dma_pool *prp_page_pool;
84 struct dma_pool *prp_small_pool;
1c63dc66
CH
85 unsigned online_queues;
86 unsigned max_qid;
87 int q_depth;
88 u32 db_stride;
1c63dc66 89 void __iomem *bar;
97f6ef64 90 unsigned long bar_mapped_size;
5c8809e6 91 struct work_struct remove_work;
77bf25ea 92 struct mutex shutdown_lock;
1c63dc66 93 bool subsystem;
1c63dc66 94 void __iomem *cmb;
8969f1f8 95 pci_bus_addr_t cmb_bus_addr;
1c63dc66
CH
96 u64 cmb_size;
97 u32 cmbsz;
202021c1 98 u32 cmbloc;
1c63dc66 99 struct nvme_ctrl ctrl;
db3cbfff 100 struct completion ioq_wait;
87ad72a5
CH
101
102 /* shadow doorbell buffer support: */
f9f38e33
HK
103 u32 *dbbuf_dbs;
104 dma_addr_t dbbuf_dbs_dma_addr;
105 u32 *dbbuf_eis;
106 dma_addr_t dbbuf_eis_dma_addr;
87ad72a5
CH
107
108 /* host memory buffer support: */
109 u64 host_mem_size;
110 u32 nr_host_mem_descs;
4033f35d 111 dma_addr_t host_mem_descs_dma;
87ad72a5
CH
112 struct nvme_host_mem_buf_desc *host_mem_descs;
113 void **host_mem_desc_bufs;
4d115420 114};
1fa6aead 115
b27c1e68 116static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
117{
118 int n = 0, ret;
119
120 ret = kstrtoint(val, 10, &n);
121 if (ret != 0 || n < 2)
122 return -EINVAL;
123
124 return param_set_int(val, kp);
125}
126
f9f38e33
HK
127static inline unsigned int sq_idx(unsigned int qid, u32 stride)
128{
129 return qid * 2 * stride;
130}
131
132static inline unsigned int cq_idx(unsigned int qid, u32 stride)
133{
134 return (qid * 2 + 1) * stride;
135}
136
1c63dc66
CH
137static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
138{
139 return container_of(ctrl, struct nvme_dev, ctrl);
140}
141
b60503ba
MW
142/*
143 * An NVM Express queue. Each device has at least two (one for admin
144 * commands and one for I/O commands).
145 */
146struct nvme_queue {
147 struct device *q_dmadev;
091b6092 148 struct nvme_dev *dev;
b60503ba
MW
149 spinlock_t q_lock;
150 struct nvme_command *sq_cmds;
8ffaadf7 151 struct nvme_command __iomem *sq_cmds_io;
b60503ba 152 volatile struct nvme_completion *cqes;
42483228 153 struct blk_mq_tags **tags;
b60503ba
MW
154 dma_addr_t sq_dma_addr;
155 dma_addr_t cq_dma_addr;
b60503ba
MW
156 u32 __iomem *q_db;
157 u16 q_depth;
6222d172 158 s16 cq_vector;
b60503ba
MW
159 u16 sq_tail;
160 u16 cq_head;
c30341dc 161 u16 qid;
e9539f47
MW
162 u8 cq_phase;
163 u8 cqe_seen;
f9f38e33
HK
164 u32 *dbbuf_sq_db;
165 u32 *dbbuf_cq_db;
166 u32 *dbbuf_sq_ei;
167 u32 *dbbuf_cq_ei;
b60503ba
MW
168};
169
71bd150c
CH
170/*
171 * The nvme_iod describes the data in an I/O, including the list of PRP
172 * entries. You can't see it in this data structure because C doesn't let
f4800d6d 173 * me express that. Use nvme_init_iod to ensure there's enough space
71bd150c
CH
174 * allocated to store the PRP list.
175 */
176struct nvme_iod {
d49187e9 177 struct nvme_request req;
f4800d6d 178 struct nvme_queue *nvmeq;
a7a7cbe3 179 bool use_sgl;
f4800d6d 180 int aborted;
71bd150c 181 int npages; /* In the PRP list. 0 means small pool in use */
71bd150c
CH
182 int nents; /* Used in scatterlist */
183 int length; /* Of data, in bytes */
184 dma_addr_t first_dma;
bf684057 185 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
f4800d6d
CH
186 struct scatterlist *sg;
187 struct scatterlist inline_sg[0];
b60503ba
MW
188};
189
190/*
191 * Check we didin't inadvertently grow the command struct
192 */
193static inline void _nvme_check_size(void)
194{
195 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
196 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 200 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 201 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba 202 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
0add5e8e
JT
203 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
204 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
b60503ba 205 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 206 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
f9f38e33
HK
207 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
208}
209
210static inline unsigned int nvme_dbbuf_size(u32 stride)
211{
212 return ((num_possible_cpus() + 1) * 8 * stride);
213}
214
215static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
216{
217 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
218
219 if (dev->dbbuf_dbs)
220 return 0;
221
222 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
223 &dev->dbbuf_dbs_dma_addr,
224 GFP_KERNEL);
225 if (!dev->dbbuf_dbs)
226 return -ENOMEM;
227 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
228 &dev->dbbuf_eis_dma_addr,
229 GFP_KERNEL);
230 if (!dev->dbbuf_eis) {
231 dma_free_coherent(dev->dev, mem_size,
232 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
233 dev->dbbuf_dbs = NULL;
234 return -ENOMEM;
235 }
236
237 return 0;
238}
239
240static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
241{
242 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
243
244 if (dev->dbbuf_dbs) {
245 dma_free_coherent(dev->dev, mem_size,
246 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
247 dev->dbbuf_dbs = NULL;
248 }
249 if (dev->dbbuf_eis) {
250 dma_free_coherent(dev->dev, mem_size,
251 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
252 dev->dbbuf_eis = NULL;
253 }
254}
255
256static void nvme_dbbuf_init(struct nvme_dev *dev,
257 struct nvme_queue *nvmeq, int qid)
258{
259 if (!dev->dbbuf_dbs || !qid)
260 return;
261
262 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
263 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
264 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
266}
267
268static void nvme_dbbuf_set(struct nvme_dev *dev)
269{
270 struct nvme_command c;
271
272 if (!dev->dbbuf_dbs)
273 return;
274
275 memset(&c, 0, sizeof(c));
276 c.dbbuf.opcode = nvme_admin_dbbuf;
277 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
278 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
279
280 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
9bdcfb10 281 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
f9f38e33
HK
282 /* Free memory and continue on */
283 nvme_dbbuf_dma_free(dev);
284 }
285}
286
287static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
288{
289 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
290}
291
292/* Update dbbuf and return true if an MMIO is required */
293static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
294 volatile u32 *dbbuf_ei)
295{
296 if (dbbuf_db) {
297 u16 old_value;
298
299 /*
300 * Ensure that the queue is written before updating
301 * the doorbell in memory
302 */
303 wmb();
304
305 old_value = *dbbuf_db;
306 *dbbuf_db = value;
307
3041e55f
MW
308 /*
309 * Ensure that the doorbell is updated before reading the event
310 * index from memory. The controller needs to provide similar
311 * ordering to ensure the envent index is updated before reading
312 * the doorbell.
313 */
314 mb();
315
f9f38e33
HK
316 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
317 return false;
318 }
319
320 return true;
b60503ba
MW
321}
322
ac3dd5bd
JA
323/*
324 * Max size of iod being embedded in the request payload
325 */
326#define NVME_INT_PAGES 2
5fd4ce1b 327#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
ac3dd5bd
JA
328
329/*
330 * Will slightly overestimate the number of pages needed. This is OK
331 * as it only leads to a small amount of wasted memory for the lifetime of
332 * the I/O.
333 */
334static int nvme_npages(unsigned size, struct nvme_dev *dev)
335{
5fd4ce1b
CH
336 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
337 dev->ctrl.page_size);
ac3dd5bd
JA
338 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
339}
340
a7a7cbe3
CK
341/*
342 * Calculates the number of pages needed for the SGL segments. For example a 4k
343 * page can accommodate 256 SGL descriptors.
344 */
345static int nvme_pci_npages_sgl(unsigned int num_seg)
ac3dd5bd 346{
a7a7cbe3 347 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
f4800d6d 348}
ac3dd5bd 349
a7a7cbe3
CK
350static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
351 unsigned int size, unsigned int nseg, bool use_sgl)
f4800d6d 352{
a7a7cbe3
CK
353 size_t alloc_size;
354
355 if (use_sgl)
356 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
357 else
358 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
359
360 return alloc_size + sizeof(struct scatterlist) * nseg;
f4800d6d 361}
ac3dd5bd 362
a7a7cbe3 363static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
f4800d6d 364{
a7a7cbe3
CK
365 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
366 NVME_INT_BYTES(dev), NVME_INT_PAGES,
367 use_sgl);
368
369 return sizeof(struct nvme_iod) + alloc_size;
ac3dd5bd
JA
370}
371
a4aea562
MB
372static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
373 unsigned int hctx_idx)
e85248e5 374{
a4aea562
MB
375 struct nvme_dev *dev = data;
376 struct nvme_queue *nvmeq = dev->queues[0];
377
42483228
KB
378 WARN_ON(hctx_idx != 0);
379 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
380 WARN_ON(nvmeq->tags);
381
a4aea562 382 hctx->driver_data = nvmeq;
42483228 383 nvmeq->tags = &dev->admin_tagset.tags[0];
a4aea562 384 return 0;
e85248e5
MW
385}
386
4af0e21c
KB
387static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
388{
389 struct nvme_queue *nvmeq = hctx->driver_data;
390
391 nvmeq->tags = NULL;
392}
393
a4aea562
MB
394static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
395 unsigned int hctx_idx)
b60503ba 396{
a4aea562 397 struct nvme_dev *dev = data;
42483228 398 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
a4aea562 399
42483228
KB
400 if (!nvmeq->tags)
401 nvmeq->tags = &dev->tagset.tags[hctx_idx];
b60503ba 402
42483228 403 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
a4aea562
MB
404 hctx->driver_data = nvmeq;
405 return 0;
b60503ba
MW
406}
407
d6296d39
CH
408static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
409 unsigned int hctx_idx, unsigned int numa_node)
b60503ba 410{
d6296d39 411 struct nvme_dev *dev = set->driver_data;
f4800d6d 412 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
0350815a
CH
413 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
414 struct nvme_queue *nvmeq = dev->queues[queue_idx];
a4aea562
MB
415
416 BUG_ON(!nvmeq);
f4800d6d 417 iod->nvmeq = nvmeq;
a4aea562
MB
418 return 0;
419}
420
dca51e78
CH
421static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
422{
423 struct nvme_dev *dev = set->driver_data;
424
425 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
426}
427
b60503ba 428/**
adf68f21 429 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
430 * @nvmeq: The queue to use
431 * @cmd: The command to send
432 *
433 * Safe to use from interrupt context
434 */
e3f879bf
SB
435static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
436 struct nvme_command *cmd)
b60503ba 437{
a4aea562
MB
438 u16 tail = nvmeq->sq_tail;
439
8ffaadf7
JD
440 if (nvmeq->sq_cmds_io)
441 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
442 else
443 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
444
b60503ba
MW
445 if (++tail == nvmeq->q_depth)
446 tail = 0;
f9f38e33
HK
447 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
448 nvmeq->dbbuf_sq_ei))
449 writel(tail, nvmeq->q_db);
b60503ba 450 nvmeq->sq_tail = tail;
b60503ba
MW
451}
452
a7a7cbe3 453static void **nvme_pci_iod_list(struct request *req)
b60503ba 454{
f4800d6d 455 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a7a7cbe3 456 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
b60503ba
MW
457}
458
955b1b5a
MI
459static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
460{
461 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
20469a37 462 int nseg = blk_rq_nr_phys_segments(req);
955b1b5a
MI
463 unsigned int avg_seg_size;
464
20469a37
KB
465 if (nseg == 0)
466 return false;
467
468 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
955b1b5a
MI
469
470 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
471 return false;
472 if (!iod->nvmeq->qid)
473 return false;
474 if (!sgl_threshold || avg_seg_size < sgl_threshold)
475 return false;
476 return true;
477}
478
fc17b653 479static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
ac3dd5bd 480{
f4800d6d 481 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
f9d03f96 482 int nseg = blk_rq_nr_phys_segments(rq);
b131c61d 483 unsigned int size = blk_rq_payload_bytes(rq);
ac3dd5bd 484
955b1b5a
MI
485 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
486
f4800d6d 487 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
a7a7cbe3
CK
488 size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
489 iod->use_sgl);
490
491 iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
f4800d6d 492 if (!iod->sg)
fc17b653 493 return BLK_STS_RESOURCE;
f4800d6d
CH
494 } else {
495 iod->sg = iod->inline_sg;
ac3dd5bd
JA
496 }
497
f4800d6d
CH
498 iod->aborted = 0;
499 iod->npages = -1;
500 iod->nents = 0;
501 iod->length = size;
f80ec966 502
fc17b653 503 return BLK_STS_OK;
ac3dd5bd
JA
504}
505
f4800d6d 506static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
b60503ba 507{
f4800d6d 508 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a7a7cbe3
CK
509 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
510 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
511
eca18b23 512 int i;
eca18b23
MW
513
514 if (iod->npages == 0)
a7a7cbe3
CK
515 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
516 dma_addr);
517
eca18b23 518 for (i = 0; i < iod->npages; i++) {
a7a7cbe3
CK
519 void *addr = nvme_pci_iod_list(req)[i];
520
521 if (iod->use_sgl) {
522 struct nvme_sgl_desc *sg_list = addr;
523
524 next_dma_addr =
525 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
526 } else {
527 __le64 *prp_list = addr;
528
529 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
530 }
531
532 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
533 dma_addr = next_dma_addr;
eca18b23 534 }
ac3dd5bd 535
f4800d6d
CH
536 if (iod->sg != iod->inline_sg)
537 kfree(iod->sg);
b4ff9c8d
KB
538}
539
52b68d7e 540#ifdef CONFIG_BLK_DEV_INTEGRITY
e1e5e564
KB
541static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
542{
543 if (be32_to_cpu(pi->ref_tag) == v)
544 pi->ref_tag = cpu_to_be32(p);
545}
546
547static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
548{
549 if (be32_to_cpu(pi->ref_tag) == p)
550 pi->ref_tag = cpu_to_be32(v);
551}
552
553/**
554 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
555 *
556 * The virtual start sector is the one that was originally submitted by the
557 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
558 * start sector may be different. Remap protection information to match the
559 * physical LBA on writes, and back to the original seed on reads.
560 *
561 * Type 0 and 3 do not have a ref tag, so no remapping required.
562 */
563static void nvme_dif_remap(struct request *req,
564 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
565{
566 struct nvme_ns *ns = req->rq_disk->private_data;
567 struct bio_integrity_payload *bip;
568 struct t10_pi_tuple *pi;
569 void *p, *pmap;
570 u32 i, nlb, ts, phys, virt;
571
572 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
573 return;
574
575 bip = bio_integrity(req->bio);
576 if (!bip)
577 return;
578
579 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
e1e5e564
KB
580
581 p = pmap;
582 virt = bip_get_seed(bip);
583 phys = nvme_block_nr(ns, blk_rq_pos(req));
584 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
ac6fc48c 585 ts = ns->disk->queue->integrity.tuple_size;
e1e5e564
KB
586
587 for (i = 0; i < nlb; i++, virt++, phys++) {
588 pi = (struct t10_pi_tuple *)p;
589 dif_swap(phys, virt, pi);
590 p += ts;
591 }
592 kunmap_atomic(pmap);
593}
52b68d7e
KB
594#else /* CONFIG_BLK_DEV_INTEGRITY */
595static void nvme_dif_remap(struct request *req,
596 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
597{
598}
599static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
600{
601}
602static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
603{
604}
52b68d7e
KB
605#endif
606
d0877473
KB
607static void nvme_print_sgl(struct scatterlist *sgl, int nents)
608{
609 int i;
610 struct scatterlist *sg;
611
612 for_each_sg(sgl, sg, nents, i) {
613 dma_addr_t phys = sg_phys(sg);
614 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
615 "dma_address:%pad dma_length:%d\n",
616 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
617 sg_dma_len(sg));
618 }
619}
620
a7a7cbe3
CK
621static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
622 struct request *req, struct nvme_rw_command *cmnd)
ff22b54f 623{
f4800d6d 624 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
99802a7a 625 struct dma_pool *pool;
b131c61d 626 int length = blk_rq_payload_bytes(req);
eca18b23 627 struct scatterlist *sg = iod->sg;
ff22b54f
MW
628 int dma_len = sg_dma_len(sg);
629 u64 dma_addr = sg_dma_address(sg);
5fd4ce1b 630 u32 page_size = dev->ctrl.page_size;
f137e0f1 631 int offset = dma_addr & (page_size - 1);
e025344c 632 __le64 *prp_list;
a7a7cbe3 633 void **list = nvme_pci_iod_list(req);
e025344c 634 dma_addr_t prp_dma;
eca18b23 635 int nprps, i;
ff22b54f 636
1d090624 637 length -= (page_size - offset);
5228b328
JS
638 if (length <= 0) {
639 iod->first_dma = 0;
a7a7cbe3 640 goto done;
5228b328 641 }
ff22b54f 642
1d090624 643 dma_len -= (page_size - offset);
ff22b54f 644 if (dma_len) {
1d090624 645 dma_addr += (page_size - offset);
ff22b54f
MW
646 } else {
647 sg = sg_next(sg);
648 dma_addr = sg_dma_address(sg);
649 dma_len = sg_dma_len(sg);
650 }
651
1d090624 652 if (length <= page_size) {
edd10d33 653 iod->first_dma = dma_addr;
a7a7cbe3 654 goto done;
e025344c
SMM
655 }
656
1d090624 657 nprps = DIV_ROUND_UP(length, page_size);
99802a7a
MW
658 if (nprps <= (256 / 8)) {
659 pool = dev->prp_small_pool;
eca18b23 660 iod->npages = 0;
99802a7a
MW
661 } else {
662 pool = dev->prp_page_pool;
eca18b23 663 iod->npages = 1;
99802a7a
MW
664 }
665
69d2b571 666 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
b77954cb 667 if (!prp_list) {
edd10d33 668 iod->first_dma = dma_addr;
eca18b23 669 iod->npages = -1;
86eea289 670 return BLK_STS_RESOURCE;
b77954cb 671 }
eca18b23
MW
672 list[0] = prp_list;
673 iod->first_dma = prp_dma;
e025344c
SMM
674 i = 0;
675 for (;;) {
1d090624 676 if (i == page_size >> 3) {
e025344c 677 __le64 *old_prp_list = prp_list;
69d2b571 678 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
eca18b23 679 if (!prp_list)
86eea289 680 return BLK_STS_RESOURCE;
eca18b23 681 list[iod->npages++] = prp_list;
7523d834
MW
682 prp_list[0] = old_prp_list[i - 1];
683 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
684 i = 1;
e025344c
SMM
685 }
686 prp_list[i++] = cpu_to_le64(dma_addr);
1d090624
KB
687 dma_len -= page_size;
688 dma_addr += page_size;
689 length -= page_size;
e025344c
SMM
690 if (length <= 0)
691 break;
692 if (dma_len > 0)
693 continue;
86eea289
KB
694 if (unlikely(dma_len < 0))
695 goto bad_sgl;
e025344c
SMM
696 sg = sg_next(sg);
697 dma_addr = sg_dma_address(sg);
698 dma_len = sg_dma_len(sg);
ff22b54f
MW
699 }
700
a7a7cbe3
CK
701done:
702 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
703 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
704
86eea289
KB
705 return BLK_STS_OK;
706
707 bad_sgl:
d0877473
KB
708 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
709 "Invalid SGL for payload:%d nents:%d\n",
710 blk_rq_payload_bytes(req), iod->nents);
86eea289 711 return BLK_STS_IOERR;
ff22b54f
MW
712}
713
a7a7cbe3
CK
714static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
715 struct scatterlist *sg)
716{
717 sge->addr = cpu_to_le64(sg_dma_address(sg));
718 sge->length = cpu_to_le32(sg_dma_len(sg));
719 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
720}
721
722static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
723 dma_addr_t dma_addr, int entries)
724{
725 sge->addr = cpu_to_le64(dma_addr);
726 if (entries < SGES_PER_PAGE) {
727 sge->length = cpu_to_le32(entries * sizeof(*sge));
728 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
729 } else {
730 sge->length = cpu_to_le32(PAGE_SIZE);
731 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
732 }
733}
734
735static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
b0f2853b 736 struct request *req, struct nvme_rw_command *cmd, int entries)
a7a7cbe3
CK
737{
738 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a7a7cbe3
CK
739 struct dma_pool *pool;
740 struct nvme_sgl_desc *sg_list;
741 struct scatterlist *sg = iod->sg;
a7a7cbe3 742 dma_addr_t sgl_dma;
b0f2853b 743 int i = 0;
a7a7cbe3 744
a7a7cbe3
CK
745 /* setting the transfer type as SGL */
746 cmd->flags = NVME_CMD_SGL_METABUF;
747
b0f2853b 748 if (entries == 1) {
a7a7cbe3
CK
749 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
750 return BLK_STS_OK;
751 }
752
753 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
754 pool = dev->prp_small_pool;
755 iod->npages = 0;
756 } else {
757 pool = dev->prp_page_pool;
758 iod->npages = 1;
759 }
760
761 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
762 if (!sg_list) {
763 iod->npages = -1;
764 return BLK_STS_RESOURCE;
765 }
766
767 nvme_pci_iod_list(req)[0] = sg_list;
768 iod->first_dma = sgl_dma;
769
770 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
771
772 do {
773 if (i == SGES_PER_PAGE) {
774 struct nvme_sgl_desc *old_sg_desc = sg_list;
775 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
776
777 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
778 if (!sg_list)
779 return BLK_STS_RESOURCE;
780
781 i = 0;
782 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
783 sg_list[i++] = *link;
784 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
785 }
786
787 nvme_pci_sgl_set_data(&sg_list[i++], sg);
a7a7cbe3 788 sg = sg_next(sg);
b0f2853b 789 } while (--entries > 0);
a7a7cbe3 790
a7a7cbe3
CK
791 return BLK_STS_OK;
792}
793
fc17b653 794static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
b131c61d 795 struct nvme_command *cmnd)
d29ec824 796{
f4800d6d 797 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
ba1ca37e
CH
798 struct request_queue *q = req->q;
799 enum dma_data_direction dma_dir = rq_data_dir(req) ?
800 DMA_TO_DEVICE : DMA_FROM_DEVICE;
fc17b653 801 blk_status_t ret = BLK_STS_IOERR;
b0f2853b 802 int nr_mapped;
d29ec824 803
f9d03f96 804 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
ba1ca37e
CH
805 iod->nents = blk_rq_map_sg(q, req, iod->sg);
806 if (!iod->nents)
807 goto out;
d29ec824 808
fc17b653 809 ret = BLK_STS_RESOURCE;
b0f2853b
CH
810 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
811 DMA_ATTR_NO_WARN);
812 if (!nr_mapped)
ba1ca37e 813 goto out;
d29ec824 814
955b1b5a 815 if (iod->use_sgl)
b0f2853b 816 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
a7a7cbe3
CK
817 else
818 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
819
86eea289 820 if (ret != BLK_STS_OK)
ba1ca37e 821 goto out_unmap;
0e5e4f0e 822
fc17b653 823 ret = BLK_STS_IOERR;
ba1ca37e
CH
824 if (blk_integrity_rq(req)) {
825 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
826 goto out_unmap;
0e5e4f0e 827
bf684057
CH
828 sg_init_table(&iod->meta_sg, 1);
829 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
ba1ca37e 830 goto out_unmap;
0e5e4f0e 831
b5d8af5b 832 if (req_op(req) == REQ_OP_WRITE)
ba1ca37e 833 nvme_dif_remap(req, nvme_dif_prep);
0e5e4f0e 834
bf684057 835 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
ba1ca37e 836 goto out_unmap;
d29ec824 837 }
00df5cb4 838
ba1ca37e 839 if (blk_integrity_rq(req))
bf684057 840 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
fc17b653 841 return BLK_STS_OK;
00df5cb4 842
ba1ca37e
CH
843out_unmap:
844 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
845out:
846 return ret;
00df5cb4
MW
847}
848
f4800d6d 849static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
b60503ba 850{
f4800d6d 851 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
d4f6c3ab
CH
852 enum dma_data_direction dma_dir = rq_data_dir(req) ?
853 DMA_TO_DEVICE : DMA_FROM_DEVICE;
854
855 if (iod->nents) {
856 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
857 if (blk_integrity_rq(req)) {
b5d8af5b 858 if (req_op(req) == REQ_OP_READ)
d4f6c3ab 859 nvme_dif_remap(req, nvme_dif_complete);
bf684057 860 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
e1e5e564 861 }
e19b127f 862 }
e1e5e564 863
f9d03f96 864 nvme_cleanup_cmd(req);
f4800d6d 865 nvme_free_iod(dev, req);
d4f6c3ab 866}
b60503ba 867
d29ec824
CH
868/*
869 * NOTE: ns is NULL when called on the admin queue.
870 */
fc17b653 871static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
a4aea562 872 const struct blk_mq_queue_data *bd)
edd10d33 873{
a4aea562
MB
874 struct nvme_ns *ns = hctx->queue->queuedata;
875 struct nvme_queue *nvmeq = hctx->driver_data;
d29ec824 876 struct nvme_dev *dev = nvmeq->dev;
a4aea562 877 struct request *req = bd->rq;
ba1ca37e 878 struct nvme_command cmnd;
ebe6d874 879 blk_status_t ret;
e1e5e564 880
f9d03f96 881 ret = nvme_setup_cmd(ns, req, &cmnd);
fc17b653 882 if (ret)
f4800d6d 883 return ret;
a4aea562 884
b131c61d 885 ret = nvme_init_iod(req, dev);
fc17b653 886 if (ret)
f9d03f96 887 goto out_free_cmd;
a4aea562 888
fc17b653 889 if (blk_rq_nr_phys_segments(req)) {
b131c61d 890 ret = nvme_map_data(dev, req, &cmnd);
fc17b653
CH
891 if (ret)
892 goto out_cleanup_iod;
893 }
a4aea562 894
aae239e1 895 blk_mq_start_request(req);
a4aea562 896
ba1ca37e 897 spin_lock_irq(&nvmeq->q_lock);
ae1fba20 898 if (unlikely(nvmeq->cq_vector < 0)) {
fc17b653 899 ret = BLK_STS_IOERR;
ae1fba20 900 spin_unlock_irq(&nvmeq->q_lock);
f9d03f96 901 goto out_cleanup_iod;
ae1fba20 902 }
ba1ca37e 903 __nvme_submit_cmd(nvmeq, &cmnd);
a4aea562
MB
904 nvme_process_cq(nvmeq);
905 spin_unlock_irq(&nvmeq->q_lock);
fc17b653 906 return BLK_STS_OK;
f9d03f96 907out_cleanup_iod:
f4800d6d 908 nvme_free_iod(dev, req);
f9d03f96
CH
909out_free_cmd:
910 nvme_cleanup_cmd(req);
ba1ca37e 911 return ret;
b60503ba 912}
e1e5e564 913
77f02a7a 914static void nvme_pci_complete_rq(struct request *req)
eee417b0 915{
f4800d6d 916 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a4aea562 917
77f02a7a
CH
918 nvme_unmap_data(iod->nvmeq->dev, req);
919 nvme_complete_rq(req);
b60503ba
MW
920}
921
d783e0bd
MR
922/* We read the CQE phase first to check if the rest of the entry is valid */
923static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
924 u16 phase)
925{
926 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
927}
928
eb281c82 929static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
b60503ba 930{
eb281c82 931 u16 head = nvmeq->cq_head;
adf68f21 932
eb281c82
SG
933 if (likely(nvmeq->cq_vector >= 0)) {
934 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
935 nvmeq->dbbuf_cq_ei))
936 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
937 }
938}
aae239e1 939
83a12fb7
SG
940static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
941 struct nvme_completion *cqe)
942{
943 struct request *req;
adf68f21 944
83a12fb7
SG
945 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
946 dev_warn(nvmeq->dev->ctrl.device,
947 "invalid id %d completed on queue %d\n",
948 cqe->command_id, le16_to_cpu(cqe->sq_id));
949 return;
b60503ba
MW
950 }
951
83a12fb7
SG
952 /*
953 * AEN requests are special as they don't time out and can
954 * survive any kind of queue freeze and often don't respond to
955 * aborts. We don't even bother to allocate a struct request
956 * for them but rather special case them here.
957 */
958 if (unlikely(nvmeq->qid == 0 &&
38dabe21 959 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
83a12fb7
SG
960 nvme_complete_async_event(&nvmeq->dev->ctrl,
961 cqe->status, &cqe->result);
a0fa9647 962 return;
83a12fb7 963 }
b60503ba 964
e9d8a0fd 965 nvmeq->cqe_seen = 1;
83a12fb7
SG
966 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
967 nvme_end_request(req, cqe->status, cqe->result);
968}
b60503ba 969
920d13a8
SG
970static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
971 struct nvme_completion *cqe)
b60503ba 972{
920d13a8
SG
973 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
974 *cqe = nvmeq->cqes[nvmeq->cq_head];
adf68f21 975
920d13a8
SG
976 if (++nvmeq->cq_head == nvmeq->q_depth) {
977 nvmeq->cq_head = 0;
978 nvmeq->cq_phase = !nvmeq->cq_phase;
b60503ba 979 }
920d13a8 980 return true;
b60503ba 981 }
920d13a8 982 return false;
a0fa9647
JA
983}
984
985static void nvme_process_cq(struct nvme_queue *nvmeq)
986{
920d13a8
SG
987 struct nvme_completion cqe;
988 int consumed = 0;
b60503ba 989
920d13a8
SG
990 while (nvme_read_cqe(nvmeq, &cqe)) {
991 nvme_handle_cqe(nvmeq, &cqe);
992 consumed++;
920d13a8 993 }
eb281c82 994
e9d8a0fd 995 if (consumed)
920d13a8 996 nvme_ring_cq_doorbell(nvmeq);
b60503ba
MW
997}
998
999static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
1000{
1001 irqreturn_t result;
1002 struct nvme_queue *nvmeq = data;
1003 spin_lock(&nvmeq->q_lock);
e9539f47
MW
1004 nvme_process_cq(nvmeq);
1005 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
1006 nvmeq->cqe_seen = 0;
58ffacb5
MW
1007 spin_unlock(&nvmeq->q_lock);
1008 return result;
1009}
1010
1011static irqreturn_t nvme_irq_check(int irq, void *data)
1012{
1013 struct nvme_queue *nvmeq = data;
d783e0bd
MR
1014 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1015 return IRQ_WAKE_THREAD;
1016 return IRQ_NONE;
58ffacb5
MW
1017}
1018
7776db1c 1019static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
a0fa9647 1020{
442e19b7
SG
1021 struct nvme_completion cqe;
1022 int found = 0, consumed = 0;
a0fa9647 1023
442e19b7
SG
1024 if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1025 return 0;
a0fa9647 1026
442e19b7
SG
1027 spin_lock_irq(&nvmeq->q_lock);
1028 while (nvme_read_cqe(nvmeq, &cqe)) {
1029 nvme_handle_cqe(nvmeq, &cqe);
1030 consumed++;
1031
1032 if (tag == cqe.command_id) {
1033 found = 1;
1034 break;
1035 }
1036 }
1037
1038 if (consumed)
1039 nvme_ring_cq_doorbell(nvmeq);
1040 spin_unlock_irq(&nvmeq->q_lock);
1041
1042 return found;
a0fa9647
JA
1043}
1044
7776db1c
KB
1045static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1046{
1047 struct nvme_queue *nvmeq = hctx->driver_data;
1048
1049 return __nvme_poll(nvmeq, tag);
1050}
1051
ad22c355 1052static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
b60503ba 1053{
f866fc42 1054 struct nvme_dev *dev = to_nvme_dev(ctrl);
9396dec9 1055 struct nvme_queue *nvmeq = dev->queues[0];
a4aea562 1056 struct nvme_command c;
b60503ba 1057
a4aea562
MB
1058 memset(&c, 0, sizeof(c));
1059 c.common.opcode = nvme_admin_async_event;
ad22c355 1060 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
3c0cf138 1061
9396dec9 1062 spin_lock_irq(&nvmeq->q_lock);
f866fc42 1063 __nvme_submit_cmd(nvmeq, &c);
9396dec9 1064 spin_unlock_irq(&nvmeq->q_lock);
f705f837
CH
1065}
1066
b60503ba 1067static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
f705f837 1068{
b60503ba
MW
1069 struct nvme_command c;
1070
1071 memset(&c, 0, sizeof(c));
1072 c.delete_queue.opcode = opcode;
1073 c.delete_queue.qid = cpu_to_le16(id);
1074
1c63dc66 1075 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1076}
1077
b60503ba
MW
1078static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1079 struct nvme_queue *nvmeq)
1080{
5750cb1c 1081 struct nvme_ctrl *ctrl = &dev->ctrl;
b60503ba
MW
1082 struct nvme_command c;
1083 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1084
5750cb1c
JA
1085 /*
1086 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1087 * set. Since URGENT priority is zeroes, it makes all queues
1088 * URGENT.
1089 */
1090 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1091 flags |= NVME_SQ_PRIO_MEDIUM;
1092
d29ec824 1093 /*
16772ae6 1094 * Note: we (ab)use the fact that the prp fields survive if no data
d29ec824
CH
1095 * is attached to the request.
1096 */
b60503ba
MW
1097 memset(&c, 0, sizeof(c));
1098 c.create_cq.opcode = nvme_admin_create_cq;
1099 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1100 c.create_cq.cqid = cpu_to_le16(qid);
1101 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1102 c.create_cq.cq_flags = cpu_to_le16(flags);
1103 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1104
1c63dc66 1105 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1106}
1107
1108static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1109 struct nvme_queue *nvmeq)
1110{
b60503ba 1111 struct nvme_command c;
81c1cd98 1112 int flags = NVME_QUEUE_PHYS_CONTIG;
b60503ba 1113
d29ec824 1114 /*
16772ae6 1115 * Note: we (ab)use the fact that the prp fields survive if no data
d29ec824
CH
1116 * is attached to the request.
1117 */
b60503ba
MW
1118 memset(&c, 0, sizeof(c));
1119 c.create_sq.opcode = nvme_admin_create_sq;
1120 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1121 c.create_sq.sqid = cpu_to_le16(qid);
1122 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1123 c.create_sq.sq_flags = cpu_to_le16(flags);
1124 c.create_sq.cqid = cpu_to_le16(qid);
1125
1c63dc66 1126 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1127}
1128
1129static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1130{
1131 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1132}
1133
1134static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1135{
1136 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1137}
1138
2a842aca 1139static void abort_endio(struct request *req, blk_status_t error)
bc5fc7e4 1140{
f4800d6d
CH
1141 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1142 struct nvme_queue *nvmeq = iod->nvmeq;
e44ac588 1143
27fa9bc5
CH
1144 dev_warn(nvmeq->dev->ctrl.device,
1145 "Abort status: 0x%x", nvme_req(req)->status);
e7a2a87d 1146 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
e7a2a87d 1147 blk_mq_free_request(req);
bc5fc7e4
MW
1148}
1149
b2a0eb1a
KB
1150static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1151{
1152
1153 /* If true, indicates loss of adapter communication, possibly by a
1154 * NVMe Subsystem reset.
1155 */
1156 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1157
1158 /* If there is a reset ongoing, we shouldn't reset again. */
1159 if (dev->ctrl.state == NVME_CTRL_RESETTING)
1160 return false;
1161
1162 /* We shouldn't reset unless the controller is on fatal error state
1163 * _or_ if we lost the communication with it.
1164 */
1165 if (!(csts & NVME_CSTS_CFS) && !nssro)
1166 return false;
1167
b2a0eb1a
KB
1168 return true;
1169}
1170
1171static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1172{
1173 /* Read a config register to help see what died. */
1174 u16 pci_status;
1175 int result;
1176
1177 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1178 &pci_status);
1179 if (result == PCIBIOS_SUCCESSFUL)
1180 dev_warn(dev->ctrl.device,
1181 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1182 csts, pci_status);
1183 else
1184 dev_warn(dev->ctrl.device,
1185 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1186 csts, result);
1187}
1188
31c7c7d2 1189static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
c30341dc 1190{
f4800d6d
CH
1191 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1192 struct nvme_queue *nvmeq = iod->nvmeq;
c30341dc 1193 struct nvme_dev *dev = nvmeq->dev;
a4aea562 1194 struct request *abort_req;
a4aea562 1195 struct nvme_command cmd;
b2a0eb1a
KB
1196 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1197
963e0db6
WX
1198 /* If PCI error recovery process is happening, we cannot reset or
1199 * the recovery mechanism will surely fail.
1200 */
1201 mb();
1202 if (pci_channel_offline(to_pci_dev(dev->dev)))
1203 return BLK_EH_RESET_TIMER;
1204
b2a0eb1a
KB
1205 /*
1206 * Reset immediately if the controller is failed
1207 */
1208 if (nvme_should_reset(dev, csts)) {
1209 nvme_warn_reset(dev, csts);
1210 nvme_dev_disable(dev, false);
d86c4d8e 1211 nvme_reset_ctrl(&dev->ctrl);
b2a0eb1a
KB
1212 return BLK_EH_HANDLED;
1213 }
c30341dc 1214
7776db1c
KB
1215 /*
1216 * Did we miss an interrupt?
1217 */
1218 if (__nvme_poll(nvmeq, req->tag)) {
1219 dev_warn(dev->ctrl.device,
1220 "I/O %d QID %d timeout, completion polled\n",
1221 req->tag, nvmeq->qid);
1222 return BLK_EH_HANDLED;
1223 }
1224
31c7c7d2 1225 /*
fd634f41
CH
1226 * Shutdown immediately if controller times out while starting. The
1227 * reset work will see the pci device disabled when it gets the forced
1228 * cancellation error. All outstanding requests are completed on
1229 * shutdown, so we return BLK_EH_HANDLED.
1230 */
bb8d261e 1231 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
1b3c47c1 1232 dev_warn(dev->ctrl.device,
fd634f41
CH
1233 "I/O %d QID %d timeout, disable controller\n",
1234 req->tag, nvmeq->qid);
a5cdb68c 1235 nvme_dev_disable(dev, false);
27fa9bc5 1236 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
fd634f41 1237 return BLK_EH_HANDLED;
c30341dc
KB
1238 }
1239
fd634f41
CH
1240 /*
1241 * Shutdown the controller immediately and schedule a reset if the
1242 * command was already aborted once before and still hasn't been
1243 * returned to the driver, or if this is the admin queue.
31c7c7d2 1244 */
f4800d6d 1245 if (!nvmeq->qid || iod->aborted) {
1b3c47c1 1246 dev_warn(dev->ctrl.device,
e1569a16
KB
1247 "I/O %d QID %d timeout, reset controller\n",
1248 req->tag, nvmeq->qid);
a5cdb68c 1249 nvme_dev_disable(dev, false);
d86c4d8e 1250 nvme_reset_ctrl(&dev->ctrl);
c30341dc 1251
e1569a16
KB
1252 /*
1253 * Mark the request as handled, since the inline shutdown
1254 * forces all outstanding requests to complete.
1255 */
27fa9bc5 1256 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
e1569a16 1257 return BLK_EH_HANDLED;
c30341dc 1258 }
c30341dc 1259
e7a2a87d 1260 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
6bf25d16 1261 atomic_inc(&dev->ctrl.abort_limit);
31c7c7d2 1262 return BLK_EH_RESET_TIMER;
6bf25d16 1263 }
7bf7d778 1264 iod->aborted = 1;
a4aea562 1265
c30341dc
KB
1266 memset(&cmd, 0, sizeof(cmd));
1267 cmd.abort.opcode = nvme_admin_abort_cmd;
a4aea562 1268 cmd.abort.cid = req->tag;
c30341dc 1269 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
c30341dc 1270
1b3c47c1
SG
1271 dev_warn(nvmeq->dev->ctrl.device,
1272 "I/O %d QID %d timeout, aborting\n",
1273 req->tag, nvmeq->qid);
e7a2a87d
CH
1274
1275 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
eb71f435 1276 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
e7a2a87d
CH
1277 if (IS_ERR(abort_req)) {
1278 atomic_inc(&dev->ctrl.abort_limit);
1279 return BLK_EH_RESET_TIMER;
1280 }
1281
1282 abort_req->timeout = ADMIN_TIMEOUT;
1283 abort_req->end_io_data = NULL;
1284 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
c30341dc 1285
31c7c7d2
CH
1286 /*
1287 * The aborted req will be completed on receiving the abort req.
1288 * We enable the timer again. If hit twice, it'll cause a device reset,
1289 * as the device then is in a faulty state.
1290 */
1291 return BLK_EH_RESET_TIMER;
c30341dc
KB
1292}
1293
a4aea562
MB
1294static void nvme_free_queue(struct nvme_queue *nvmeq)
1295{
9e866774
MW
1296 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1297 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
8ffaadf7
JD
1298 if (nvmeq->sq_cmds)
1299 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
9e866774
MW
1300 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1301 kfree(nvmeq);
1302}
1303
a1a5ef99 1304static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1305{
1306 int i;
1307
d858e5f0 1308 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
a4aea562 1309 struct nvme_queue *nvmeq = dev->queues[i];
d858e5f0 1310 dev->ctrl.queue_count--;
a4aea562 1311 dev->queues[i] = NULL;
f435c282 1312 nvme_free_queue(nvmeq);
121c7ad4 1313 }
22404274
KB
1314}
1315
4d115420
KB
1316/**
1317 * nvme_suspend_queue - put queue into suspended state
1318 * @nvmeq - queue to suspend
4d115420
KB
1319 */
1320static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1321{
2b25d981 1322 int vector;
b60503ba 1323
a09115b2 1324 spin_lock_irq(&nvmeq->q_lock);
2b25d981
KB
1325 if (nvmeq->cq_vector == -1) {
1326 spin_unlock_irq(&nvmeq->q_lock);
1327 return 1;
1328 }
0ff199cb 1329 vector = nvmeq->cq_vector;
42f61420 1330 nvmeq->dev->online_queues--;
2b25d981 1331 nvmeq->cq_vector = -1;
a09115b2
MW
1332 spin_unlock_irq(&nvmeq->q_lock);
1333
1c63dc66 1334 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
c81545f9 1335 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
6df3dbc8 1336
0ff199cb 1337 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
b60503ba 1338
4d115420
KB
1339 return 0;
1340}
b60503ba 1341
a5cdb68c 1342static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
4d115420 1343{
a5cdb68c 1344 struct nvme_queue *nvmeq = dev->queues[0];
4d115420
KB
1345
1346 if (!nvmeq)
1347 return;
1348 if (nvme_suspend_queue(nvmeq))
1349 return;
1350
a5cdb68c
KB
1351 if (shutdown)
1352 nvme_shutdown_ctrl(&dev->ctrl);
1353 else
20d0dfe6 1354 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
07836e65
KB
1355
1356 spin_lock_irq(&nvmeq->q_lock);
1357 nvme_process_cq(nvmeq);
1358 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1359}
1360
8ffaadf7
JD
1361static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1362 int entry_size)
1363{
1364 int q_depth = dev->q_depth;
5fd4ce1b
CH
1365 unsigned q_size_aligned = roundup(q_depth * entry_size,
1366 dev->ctrl.page_size);
8ffaadf7
JD
1367
1368 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
c45f5c99 1369 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
5fd4ce1b 1370 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
c45f5c99 1371 q_depth = div_u64(mem_per_q, entry_size);
8ffaadf7
JD
1372
1373 /*
1374 * Ensure the reduced q_depth is above some threshold where it
1375 * would be better to map queues in system memory with the
1376 * original depth
1377 */
1378 if (q_depth < 64)
1379 return -ENOMEM;
1380 }
1381
1382 return q_depth;
1383}
1384
1385static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1386 int qid, int depth)
1387{
1388 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
5fd4ce1b
CH
1389 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1390 dev->ctrl.page_size);
8969f1f8 1391 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
8ffaadf7
JD
1392 nvmeq->sq_cmds_io = dev->cmb + offset;
1393 } else {
1394 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1395 &nvmeq->sq_dma_addr, GFP_KERNEL);
1396 if (!nvmeq->sq_cmds)
1397 return -ENOMEM;
1398 }
1399
1400 return 0;
1401}
1402
b60503ba 1403static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
d3af3ecd 1404 int depth, int node)
b60503ba 1405{
d3af3ecd
SL
1406 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1407 node);
b60503ba
MW
1408 if (!nvmeq)
1409 return NULL;
1410
e75ec752 1411 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
4d51abf9 1412 &nvmeq->cq_dma_addr, GFP_KERNEL);
b60503ba
MW
1413 if (!nvmeq->cqes)
1414 goto free_nvmeq;
b60503ba 1415
8ffaadf7 1416 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
b60503ba
MW
1417 goto free_cqdma;
1418
e75ec752 1419 nvmeq->q_dmadev = dev->dev;
091b6092 1420 nvmeq->dev = dev;
b60503ba
MW
1421 spin_lock_init(&nvmeq->q_lock);
1422 nvmeq->cq_head = 0;
82123460 1423 nvmeq->cq_phase = 1;
b80d5ccc 1424 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba 1425 nvmeq->q_depth = depth;
c30341dc 1426 nvmeq->qid = qid;
758dd7fd 1427 nvmeq->cq_vector = -1;
a4aea562 1428 dev->queues[qid] = nvmeq;
d858e5f0 1429 dev->ctrl.queue_count++;
36a7e993 1430
b60503ba
MW
1431 return nvmeq;
1432
1433 free_cqdma:
e75ec752 1434 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1435 nvmeq->cq_dma_addr);
1436 free_nvmeq:
1437 kfree(nvmeq);
1438 return NULL;
1439}
1440
dca51e78 1441static int queue_request_irq(struct nvme_queue *nvmeq)
3001082c 1442{
0ff199cb
CH
1443 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1444 int nr = nvmeq->dev->ctrl.instance;
1445
1446 if (use_threaded_interrupts) {
1447 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1448 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1449 } else {
1450 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1451 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1452 }
3001082c
MW
1453}
1454
22404274 1455static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1456{
22404274 1457 struct nvme_dev *dev = nvmeq->dev;
b60503ba 1458
7be50e93 1459 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1460 nvmeq->sq_tail = 0;
1461 nvmeq->cq_head = 0;
1462 nvmeq->cq_phase = 1;
b80d5ccc 1463 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274 1464 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
f9f38e33 1465 nvme_dbbuf_init(dev, nvmeq, qid);
42f61420 1466 dev->online_queues++;
7be50e93 1467 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1468}
1469
1470static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1471{
1472 struct nvme_dev *dev = nvmeq->dev;
1473 int result;
3f85d50b 1474
2b25d981 1475 nvmeq->cq_vector = qid - 1;
b60503ba
MW
1476 result = adapter_alloc_cq(dev, qid, nvmeq);
1477 if (result < 0)
8c410b9f 1478 goto release_vector;
b60503ba
MW
1479
1480 result = adapter_alloc_sq(dev, qid, nvmeq);
1481 if (result < 0)
1482 goto release_cq;
1483
161b8be2 1484 nvme_init_queue(nvmeq, qid);
dca51e78 1485 result = queue_request_irq(nvmeq);
b60503ba
MW
1486 if (result < 0)
1487 goto release_sq;
1488
22404274 1489 return result;
b60503ba
MW
1490
1491 release_sq:
8c410b9f 1492 dev->online_queues--;
b60503ba
MW
1493 adapter_delete_sq(dev, qid);
1494 release_cq:
1495 adapter_delete_cq(dev, qid);
8c410b9f
JW
1496 release_vector:
1497 nvmeq->cq_vector = -1;
22404274 1498 return result;
b60503ba
MW
1499}
1500
f363b089 1501static const struct blk_mq_ops nvme_mq_admin_ops = {
d29ec824 1502 .queue_rq = nvme_queue_rq,
77f02a7a 1503 .complete = nvme_pci_complete_rq,
a4aea562 1504 .init_hctx = nvme_admin_init_hctx,
4af0e21c 1505 .exit_hctx = nvme_admin_exit_hctx,
0350815a 1506 .init_request = nvme_init_request,
a4aea562
MB
1507 .timeout = nvme_timeout,
1508};
1509
f363b089 1510static const struct blk_mq_ops nvme_mq_ops = {
a4aea562 1511 .queue_rq = nvme_queue_rq,
77f02a7a 1512 .complete = nvme_pci_complete_rq,
a4aea562
MB
1513 .init_hctx = nvme_init_hctx,
1514 .init_request = nvme_init_request,
dca51e78 1515 .map_queues = nvme_pci_map_queues,
a4aea562 1516 .timeout = nvme_timeout,
a0fa9647 1517 .poll = nvme_poll,
a4aea562
MB
1518};
1519
ea191d2f
KB
1520static void nvme_dev_remove_admin(struct nvme_dev *dev)
1521{
1c63dc66 1522 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
69d9a99c
KB
1523 /*
1524 * If the controller was reset during removal, it's possible
1525 * user requests may be waiting on a stopped queue. Start the
1526 * queue to flush these to completion.
1527 */
c81545f9 1528 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1c63dc66 1529 blk_cleanup_queue(dev->ctrl.admin_q);
ea191d2f
KB
1530 blk_mq_free_tag_set(&dev->admin_tagset);
1531 }
1532}
1533
a4aea562
MB
1534static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1535{
1c63dc66 1536 if (!dev->ctrl.admin_q) {
a4aea562
MB
1537 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1538 dev->admin_tagset.nr_hw_queues = 1;
e3e9d50c 1539
38dabe21 1540 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
a4aea562 1541 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
e75ec752 1542 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
a7a7cbe3 1543 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
d3484991 1544 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
a4aea562
MB
1545 dev->admin_tagset.driver_data = dev;
1546
1547 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1548 return -ENOMEM;
34b6c231 1549 dev->ctrl.admin_tagset = &dev->admin_tagset;
a4aea562 1550
1c63dc66
CH
1551 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1552 if (IS_ERR(dev->ctrl.admin_q)) {
a4aea562
MB
1553 blk_mq_free_tag_set(&dev->admin_tagset);
1554 return -ENOMEM;
1555 }
1c63dc66 1556 if (!blk_get_queue(dev->ctrl.admin_q)) {
ea191d2f 1557 nvme_dev_remove_admin(dev);
1c63dc66 1558 dev->ctrl.admin_q = NULL;
ea191d2f
KB
1559 return -ENODEV;
1560 }
0fb59cbc 1561 } else
c81545f9 1562 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
a4aea562
MB
1563
1564 return 0;
1565}
1566
97f6ef64
XY
1567static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1568{
1569 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1570}
1571
1572static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1573{
1574 struct pci_dev *pdev = to_pci_dev(dev->dev);
1575
1576 if (size <= dev->bar_mapped_size)
1577 return 0;
1578 if (size > pci_resource_len(pdev, 0))
1579 return -ENOMEM;
1580 if (dev->bar)
1581 iounmap(dev->bar);
1582 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1583 if (!dev->bar) {
1584 dev->bar_mapped_size = 0;
1585 return -ENOMEM;
1586 }
1587 dev->bar_mapped_size = size;
1588 dev->dbs = dev->bar + NVME_REG_DBS;
1589
1590 return 0;
1591}
1592
01ad0990 1593static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1594{
ba47e386 1595 int result;
b60503ba
MW
1596 u32 aqa;
1597 struct nvme_queue *nvmeq;
1598
97f6ef64
XY
1599 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1600 if (result < 0)
1601 return result;
1602
8ef2074d 1603 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
20d0dfe6 1604 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
dfbac8c7 1605
7a67cbea
CH
1606 if (dev->subsystem &&
1607 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1608 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
dfbac8c7 1609
20d0dfe6 1610 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
ba47e386
MW
1611 if (result < 0)
1612 return result;
b60503ba 1613
a4aea562 1614 nvmeq = dev->queues[0];
cd638946 1615 if (!nvmeq) {
d3af3ecd
SL
1616 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1617 dev_to_node(dev->dev));
cd638946
KB
1618 if (!nvmeq)
1619 return -ENOMEM;
cd638946 1620 }
b60503ba
MW
1621
1622 aqa = nvmeq->q_depth - 1;
1623 aqa |= aqa << 16;
1624
7a67cbea
CH
1625 writel(aqa, dev->bar + NVME_REG_AQA);
1626 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1627 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
b60503ba 1628
20d0dfe6 1629 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
025c557a 1630 if (result)
d4875622 1631 return result;
a4aea562 1632
2b25d981 1633 nvmeq->cq_vector = 0;
161b8be2 1634 nvme_init_queue(nvmeq, 0);
dca51e78 1635 result = queue_request_irq(nvmeq);
758dd7fd
JD
1636 if (result) {
1637 nvmeq->cq_vector = -1;
d4875622 1638 return result;
758dd7fd 1639 }
025c557a 1640
b60503ba
MW
1641 return result;
1642}
1643
749941f2 1644static int nvme_create_io_queues(struct nvme_dev *dev)
42f61420 1645{
949928c1 1646 unsigned i, max;
749941f2 1647 int ret = 0;
42f61420 1648
d858e5f0 1649 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
d3af3ecd
SL
1650 /* vector == qid - 1, match nvme_create_queue */
1651 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1652 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
749941f2 1653 ret = -ENOMEM;
42f61420 1654 break;
749941f2
CH
1655 }
1656 }
42f61420 1657
d858e5f0 1658 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
949928c1 1659 for (i = dev->online_queues; i <= max; i++) {
749941f2 1660 ret = nvme_create_queue(dev->queues[i], i);
d4875622 1661 if (ret)
42f61420 1662 break;
27e8166c 1663 }
749941f2
CH
1664
1665 /*
1666 * Ignore failing Create SQ/CQ commands, we can continue with less
1667 * than the desired aount of queues, and even a controller without
1668 * I/O queues an still be used to issue admin commands. This might
1669 * be useful to upgrade a buggy firmware for example.
1670 */
1671 return ret >= 0 ? 0 : ret;
b60503ba
MW
1672}
1673
202021c1
SB
1674static ssize_t nvme_cmb_show(struct device *dev,
1675 struct device_attribute *attr,
1676 char *buf)
1677{
1678 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1679
c965809c 1680 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
202021c1
SB
1681 ndev->cmbloc, ndev->cmbsz);
1682}
1683static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1684
8ffaadf7
JD
1685static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1686{
1687 u64 szu, size, offset;
8ffaadf7
JD
1688 resource_size_t bar_size;
1689 struct pci_dev *pdev = to_pci_dev(dev->dev);
1690 void __iomem *cmb;
8969f1f8 1691 int bar;
8ffaadf7 1692
7a67cbea 1693 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
8ffaadf7
JD
1694 if (!(NVME_CMB_SZ(dev->cmbsz)))
1695 return NULL;
202021c1 1696 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
8ffaadf7 1697
202021c1
SB
1698 if (!use_cmb_sqes)
1699 return NULL;
8ffaadf7
JD
1700
1701 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1702 size = szu * NVME_CMB_SZ(dev->cmbsz);
202021c1 1703 offset = szu * NVME_CMB_OFST(dev->cmbloc);
8969f1f8
CH
1704 bar = NVME_CMB_BIR(dev->cmbloc);
1705 bar_size = pci_resource_len(pdev, bar);
8ffaadf7
JD
1706
1707 if (offset > bar_size)
1708 return NULL;
1709
1710 /*
1711 * Controllers may support a CMB size larger than their BAR,
1712 * for example, due to being behind a bridge. Reduce the CMB to
1713 * the reported size of the BAR
1714 */
1715 if (size > bar_size - offset)
1716 size = bar_size - offset;
1717
8969f1f8 1718 cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
8ffaadf7
JD
1719 if (!cmb)
1720 return NULL;
1721
8969f1f8 1722 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
8ffaadf7
JD
1723 dev->cmb_size = size;
1724 return cmb;
1725}
1726
1727static inline void nvme_release_cmb(struct nvme_dev *dev)
1728{
1729 if (dev->cmb) {
1730 iounmap(dev->cmb);
1731 dev->cmb = NULL;
1c78f773
MG
1732 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1733 &dev_attr_cmb.attr, NULL);
1734 dev->cmbsz = 0;
8ffaadf7
JD
1735 }
1736}
1737
87ad72a5
CH
1738static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
1739{
4033f35d 1740 u64 dma_addr = dev->host_mem_descs_dma;
87ad72a5 1741 struct nvme_command c;
87ad72a5
CH
1742 int ret;
1743
87ad72a5
CH
1744 memset(&c, 0, sizeof(c));
1745 c.features.opcode = nvme_admin_set_features;
1746 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1747 c.features.dword11 = cpu_to_le32(bits);
1748 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1749 ilog2(dev->ctrl.page_size));
1750 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1751 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1752 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1753
1754 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1755 if (ret) {
1756 dev_warn(dev->ctrl.device,
1757 "failed to set host mem (err %d, flags %#x).\n",
1758 ret, bits);
1759 }
87ad72a5
CH
1760 return ret;
1761}
1762
1763static void nvme_free_host_mem(struct nvme_dev *dev)
1764{
1765 int i;
1766
1767 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1768 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1769 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1770
1771 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1772 le64_to_cpu(desc->addr));
1773 }
1774
1775 kfree(dev->host_mem_desc_bufs);
1776 dev->host_mem_desc_bufs = NULL;
4033f35d
CH
1777 dma_free_coherent(dev->dev,
1778 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1779 dev->host_mem_descs, dev->host_mem_descs_dma);
87ad72a5 1780 dev->host_mem_descs = NULL;
7e5dd57e 1781 dev->nr_host_mem_descs = 0;
87ad72a5
CH
1782}
1783
92dc6895
CH
1784static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1785 u32 chunk_size)
9d713c2b 1786{
87ad72a5 1787 struct nvme_host_mem_buf_desc *descs;
92dc6895 1788 u32 max_entries, len;
4033f35d 1789 dma_addr_t descs_dma;
2ee0e4ed 1790 int i = 0;
87ad72a5 1791 void **bufs;
2ee0e4ed 1792 u64 size = 0, tmp;
87ad72a5 1793
87ad72a5
CH
1794 tmp = (preferred + chunk_size - 1);
1795 do_div(tmp, chunk_size);
1796 max_entries = tmp;
044a9df1
CH
1797
1798 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1799 max_entries = dev->ctrl.hmmaxd;
1800
4033f35d
CH
1801 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1802 &descs_dma, GFP_KERNEL);
87ad72a5
CH
1803 if (!descs)
1804 goto out;
1805
1806 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1807 if (!bufs)
1808 goto out_free_descs;
1809
244a8fe4 1810 for (size = 0; size < preferred && i < max_entries; size += len) {
87ad72a5
CH
1811 dma_addr_t dma_addr;
1812
50cdb7c6 1813 len = min_t(u64, chunk_size, preferred - size);
87ad72a5
CH
1814 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1815 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1816 if (!bufs[i])
1817 break;
1818
1819 descs[i].addr = cpu_to_le64(dma_addr);
1820 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1821 i++;
1822 }
1823
92dc6895 1824 if (!size)
87ad72a5 1825 goto out_free_bufs;
87ad72a5 1826
87ad72a5
CH
1827 dev->nr_host_mem_descs = i;
1828 dev->host_mem_size = size;
1829 dev->host_mem_descs = descs;
4033f35d 1830 dev->host_mem_descs_dma = descs_dma;
87ad72a5
CH
1831 dev->host_mem_desc_bufs = bufs;
1832 return 0;
1833
1834out_free_bufs:
1835 while (--i >= 0) {
1836 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1837
1838 dma_free_coherent(dev->dev, size, bufs[i],
1839 le64_to_cpu(descs[i].addr));
1840 }
1841
1842 kfree(bufs);
1843out_free_descs:
4033f35d
CH
1844 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1845 descs_dma);
87ad72a5 1846out:
87ad72a5
CH
1847 dev->host_mem_descs = NULL;
1848 return -ENOMEM;
1849}
1850
92dc6895
CH
1851static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1852{
1853 u32 chunk_size;
1854
1855 /* start big and work our way down */
30f92d62 1856 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
044a9df1 1857 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
92dc6895
CH
1858 chunk_size /= 2) {
1859 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1860 if (!min || dev->host_mem_size >= min)
1861 return 0;
1862 nvme_free_host_mem(dev);
1863 }
1864 }
1865
1866 return -ENOMEM;
1867}
1868
9620cfba 1869static int nvme_setup_host_mem(struct nvme_dev *dev)
87ad72a5
CH
1870{
1871 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1872 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1873 u64 min = (u64)dev->ctrl.hmmin * 4096;
1874 u32 enable_bits = NVME_HOST_MEM_ENABLE;
9620cfba 1875 int ret = 0;
87ad72a5
CH
1876
1877 preferred = min(preferred, max);
1878 if (min > max) {
1879 dev_warn(dev->ctrl.device,
1880 "min host memory (%lld MiB) above limit (%d MiB).\n",
1881 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1882 nvme_free_host_mem(dev);
9620cfba 1883 return 0;
87ad72a5
CH
1884 }
1885
1886 /*
1887 * If we already have a buffer allocated check if we can reuse it.
1888 */
1889 if (dev->host_mem_descs) {
1890 if (dev->host_mem_size >= min)
1891 enable_bits |= NVME_HOST_MEM_RETURN;
1892 else
1893 nvme_free_host_mem(dev);
1894 }
1895
1896 if (!dev->host_mem_descs) {
92dc6895
CH
1897 if (nvme_alloc_host_mem(dev, min, preferred)) {
1898 dev_warn(dev->ctrl.device,
1899 "failed to allocate host memory buffer.\n");
9620cfba 1900 return 0; /* controller must work without HMB */
92dc6895
CH
1901 }
1902
1903 dev_info(dev->ctrl.device,
1904 "allocated %lld MiB host memory buffer.\n",
1905 dev->host_mem_size >> ilog2(SZ_1M));
87ad72a5
CH
1906 }
1907
9620cfba
CH
1908 ret = nvme_set_host_mem(dev, enable_bits);
1909 if (ret)
87ad72a5 1910 nvme_free_host_mem(dev);
9620cfba 1911 return ret;
9d713c2b
KB
1912}
1913
8d85fce7 1914static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 1915{
a4aea562 1916 struct nvme_queue *adminq = dev->queues[0];
e75ec752 1917 struct pci_dev *pdev = to_pci_dev(dev->dev);
97f6ef64
XY
1918 int result, nr_io_queues;
1919 unsigned long size;
b60503ba 1920
77aa379d 1921 nr_io_queues = num_possible_cpus();
9a0be7ab
CH
1922 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1923 if (result < 0)
1b23484b 1924 return result;
9a0be7ab 1925
f5fa90dc 1926 if (nr_io_queues == 0)
a5229050 1927 return 0;
b60503ba 1928
8ffaadf7
JD
1929 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1930 result = nvme_cmb_qdepth(dev, nr_io_queues,
1931 sizeof(struct nvme_command));
1932 if (result > 0)
1933 dev->q_depth = result;
1934 else
1935 nvme_release_cmb(dev);
1936 }
1937
97f6ef64
XY
1938 do {
1939 size = db_bar_size(dev, nr_io_queues);
1940 result = nvme_remap_bar(dev, size);
1941 if (!result)
1942 break;
1943 if (!--nr_io_queues)
1944 return -ENOMEM;
1945 } while (1);
1946 adminq->q_db = dev->dbs;
f1938f6e 1947
9d713c2b 1948 /* Deregister the admin queue's interrupt */
0ff199cb 1949 pci_free_irq(pdev, 0, adminq);
9d713c2b 1950
e32efbfc
JA
1951 /*
1952 * If we enable msix early due to not intx, disable it again before
1953 * setting up the full range we need.
1954 */
dca51e78
CH
1955 pci_free_irq_vectors(pdev);
1956 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1957 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1958 if (nr_io_queues <= 0)
1959 return -EIO;
1960 dev->max_qid = nr_io_queues;
fa08a396 1961
063a8096
MW
1962 /*
1963 * Should investigate if there's a performance win from allocating
1964 * more queues than interrupt vectors; it might allow the submission
1965 * path to scale better, even if the receive path is limited by the
1966 * number of interrupts.
1967 */
063a8096 1968
dca51e78 1969 result = queue_request_irq(adminq);
758dd7fd
JD
1970 if (result) {
1971 adminq->cq_vector = -1;
d4875622 1972 return result;
758dd7fd 1973 }
749941f2 1974 return nvme_create_io_queues(dev);
b60503ba
MW
1975}
1976
2a842aca 1977static void nvme_del_queue_end(struct request *req, blk_status_t error)
a5768aa8 1978{
db3cbfff 1979 struct nvme_queue *nvmeq = req->end_io_data;
b5875222 1980
db3cbfff
KB
1981 blk_mq_free_request(req);
1982 complete(&nvmeq->dev->ioq_wait);
a5768aa8
KB
1983}
1984
2a842aca 1985static void nvme_del_cq_end(struct request *req, blk_status_t error)
a5768aa8 1986{
db3cbfff 1987 struct nvme_queue *nvmeq = req->end_io_data;
a5768aa8 1988
db3cbfff
KB
1989 if (!error) {
1990 unsigned long flags;
1991
2e39e0f6
ML
1992 /*
1993 * We might be called with the AQ q_lock held
1994 * and the I/O queue q_lock should always
1995 * nest inside the AQ one.
1996 */
1997 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1998 SINGLE_DEPTH_NESTING);
db3cbfff
KB
1999 nvme_process_cq(nvmeq);
2000 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
a5768aa8 2001 }
db3cbfff
KB
2002
2003 nvme_del_queue_end(req, error);
a5768aa8
KB
2004}
2005
db3cbfff 2006static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
bda4e0fb 2007{
db3cbfff
KB
2008 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2009 struct request *req;
2010 struct nvme_command cmd;
bda4e0fb 2011
db3cbfff
KB
2012 memset(&cmd, 0, sizeof(cmd));
2013 cmd.delete_queue.opcode = opcode;
2014 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
bda4e0fb 2015
eb71f435 2016 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
db3cbfff
KB
2017 if (IS_ERR(req))
2018 return PTR_ERR(req);
bda4e0fb 2019
db3cbfff
KB
2020 req->timeout = ADMIN_TIMEOUT;
2021 req->end_io_data = nvmeq;
2022
2023 blk_execute_rq_nowait(q, NULL, req, false,
2024 opcode == nvme_admin_delete_cq ?
2025 nvme_del_cq_end : nvme_del_queue_end);
2026 return 0;
bda4e0fb
KB
2027}
2028
70659060 2029static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
a5768aa8 2030{
70659060 2031 int pass;
db3cbfff
KB
2032 unsigned long timeout;
2033 u8 opcode = nvme_admin_delete_sq;
a5768aa8 2034
db3cbfff 2035 for (pass = 0; pass < 2; pass++) {
014a0d60 2036 int sent = 0, i = queues;
db3cbfff
KB
2037
2038 reinit_completion(&dev->ioq_wait);
2039 retry:
2040 timeout = ADMIN_TIMEOUT;
c21377f8
GKB
2041 for (; i > 0; i--, sent++)
2042 if (nvme_delete_queue(dev->queues[i], opcode))
db3cbfff 2043 break;
c21377f8 2044
db3cbfff
KB
2045 while (sent--) {
2046 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2047 if (timeout == 0)
2048 return;
2049 if (i)
2050 goto retry;
2051 }
2052 opcode = nvme_admin_delete_cq;
2053 }
a5768aa8
KB
2054}
2055
422ef0c7
MW
2056/*
2057 * Return: error value if an error occurred setting up the queues or calling
2058 * Identify Device. 0 if these succeeded, even if adding some of the
2059 * namespaces failed. At the moment, these failures are silent. TBD which
2060 * failures should be reported.
2061 */
8d85fce7 2062static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 2063{
5bae7f73 2064 if (!dev->ctrl.tagset) {
ffe7704d
KB
2065 dev->tagset.ops = &nvme_mq_ops;
2066 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2067 dev->tagset.timeout = NVME_IO_TIMEOUT;
2068 dev->tagset.numa_node = dev_to_node(dev->dev);
2069 dev->tagset.queue_depth =
a4aea562 2070 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
a7a7cbe3
CK
2071 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2072 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2073 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2074 nvme_pci_cmd_size(dev, true));
2075 }
ffe7704d
KB
2076 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2077 dev->tagset.driver_data = dev;
b60503ba 2078
ffe7704d
KB
2079 if (blk_mq_alloc_tag_set(&dev->tagset))
2080 return 0;
5bae7f73 2081 dev->ctrl.tagset = &dev->tagset;
f9f38e33
HK
2082
2083 nvme_dbbuf_set(dev);
949928c1
KB
2084 } else {
2085 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2086
2087 /* Free previously allocated queues that are no longer usable */
2088 nvme_free_queues(dev, dev->online_queues);
ffe7704d 2089 }
949928c1 2090
e1e5e564 2091 return 0;
b60503ba
MW
2092}
2093
b00a726a 2094static int nvme_pci_enable(struct nvme_dev *dev)
0877cb0d 2095{
b00a726a 2096 int result = -ENOMEM;
e75ec752 2097 struct pci_dev *pdev = to_pci_dev(dev->dev);
0877cb0d
KB
2098
2099 if (pci_enable_device_mem(pdev))
2100 return result;
2101
0877cb0d 2102 pci_set_master(pdev);
0877cb0d 2103
e75ec752
CH
2104 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2105 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
052d0efa 2106 goto disable;
0877cb0d 2107
7a67cbea 2108 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
0e53d180 2109 result = -ENODEV;
b00a726a 2110 goto disable;
0e53d180 2111 }
e32efbfc
JA
2112
2113 /*
a5229050
KB
2114 * Some devices and/or platforms don't advertise or work with INTx
2115 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2116 * adjust this later.
e32efbfc 2117 */
dca51e78
CH
2118 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2119 if (result < 0)
2120 return result;
e32efbfc 2121
20d0dfe6 2122 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
7a67cbea 2123
20d0dfe6 2124 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
b27c1e68 2125 io_queue_depth);
20d0dfe6 2126 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
7a67cbea 2127 dev->dbs = dev->bar + 4096;
1f390c1f
SG
2128
2129 /*
2130 * Temporary fix for the Apple controller found in the MacBook8,1 and
2131 * some MacBook7,1 to avoid controller resets and data loss.
2132 */
2133 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2134 dev->q_depth = 2;
9bdcfb10
CH
2135 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2136 "set queue depth=%u to work around controller resets\n",
1f390c1f 2137 dev->q_depth);
d554b5e1
MP
2138 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2139 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
20d0dfe6 2140 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
d554b5e1
MP
2141 dev->q_depth = 64;
2142 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2143 "set queue depth=%u\n", dev->q_depth);
1f390c1f
SG
2144 }
2145
202021c1
SB
2146 /*
2147 * CMBs can currently only exist on >=1.2 PCIe devices. We only
1c78f773
MG
2148 * populate sysfs if a CMB is implemented. Since nvme_dev_attrs_group
2149 * has no name we can pass NULL as final argument to
2150 * sysfs_add_file_to_group.
202021c1
SB
2151 */
2152
8ef2074d 2153 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
8ffaadf7 2154 dev->cmb = nvme_map_cmb(dev);
1c78f773 2155 if (dev->cmb) {
202021c1
SB
2156 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
2157 &dev_attr_cmb.attr, NULL))
9bdcfb10 2158 dev_warn(dev->ctrl.device,
202021c1
SB
2159 "failed to add sysfs attribute for CMB\n");
2160 }
2161 }
2162
a0a3408e
KB
2163 pci_enable_pcie_error_reporting(pdev);
2164 pci_save_state(pdev);
0877cb0d
KB
2165 return 0;
2166
2167 disable:
0877cb0d
KB
2168 pci_disable_device(pdev);
2169 return result;
2170}
2171
2172static void nvme_dev_unmap(struct nvme_dev *dev)
b00a726a
KB
2173{
2174 if (dev->bar)
2175 iounmap(dev->bar);
a1f447b3 2176 pci_release_mem_regions(to_pci_dev(dev->dev));
b00a726a
KB
2177}
2178
2179static void nvme_pci_disable(struct nvme_dev *dev)
0877cb0d 2180{
e75ec752
CH
2181 struct pci_dev *pdev = to_pci_dev(dev->dev);
2182
f63572df 2183 nvme_release_cmb(dev);
dca51e78 2184 pci_free_irq_vectors(pdev);
0877cb0d 2185
a0a3408e
KB
2186 if (pci_is_enabled(pdev)) {
2187 pci_disable_pcie_error_reporting(pdev);
e75ec752 2188 pci_disable_device(pdev);
4d115420 2189 }
4d115420
KB
2190}
2191
a5cdb68c 2192static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
b60503ba 2193{
70659060 2194 int i, queues;
302ad8cc
KB
2195 bool dead = true;
2196 struct pci_dev *pdev = to_pci_dev(dev->dev);
22404274 2197
77bf25ea 2198 mutex_lock(&dev->shutdown_lock);
302ad8cc
KB
2199 if (pci_is_enabled(pdev)) {
2200 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2201
ebef7368
KB
2202 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2203 dev->ctrl.state == NVME_CTRL_RESETTING)
302ad8cc
KB
2204 nvme_start_freeze(&dev->ctrl);
2205 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2206 pdev->error_state != pci_channel_io_normal);
c9d3bf88 2207 }
c21377f8 2208
302ad8cc
KB
2209 /*
2210 * Give the controller a chance to complete all entered requests if
2211 * doing a safe shutdown.
2212 */
87ad72a5
CH
2213 if (!dead) {
2214 if (shutdown)
2215 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2216
2217 /*
2218 * If the controller is still alive tell it to stop using the
2219 * host memory buffer. In theory the shutdown / reset should
2220 * make sure that it doesn't access the host memoery anymore,
2221 * but I'd rather be safe than sorry..
2222 */
2223 if (dev->host_mem_descs)
2224 nvme_set_host_mem(dev, 0);
2225
2226 }
302ad8cc
KB
2227 nvme_stop_queues(&dev->ctrl);
2228
70659060 2229 queues = dev->online_queues - 1;
d858e5f0 2230 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
c21377f8
GKB
2231 nvme_suspend_queue(dev->queues[i]);
2232
302ad8cc 2233 if (dead) {
82469c59
GKB
2234 /* A device might become IO incapable very soon during
2235 * probe, before the admin queue is configured. Thus,
2236 * queue_count can be 0 here.
2237 */
d858e5f0 2238 if (dev->ctrl.queue_count)
82469c59 2239 nvme_suspend_queue(dev->queues[0]);
4d115420 2240 } else {
70659060 2241 nvme_disable_io_queues(dev, queues);
a5cdb68c 2242 nvme_disable_admin_queue(dev, shutdown);
4d115420 2243 }
b00a726a 2244 nvme_pci_disable(dev);
07836e65 2245
e1958e65
ML
2246 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2247 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
302ad8cc
KB
2248
2249 /*
2250 * The driver will not be starting up queues again if shutting down so
2251 * must flush all entered requests to their failed completion to avoid
2252 * deadlocking blk-mq hot-cpu notifier.
2253 */
2254 if (shutdown)
2255 nvme_start_queues(&dev->ctrl);
77bf25ea 2256 mutex_unlock(&dev->shutdown_lock);
b60503ba
MW
2257}
2258
091b6092
MW
2259static int nvme_setup_prp_pools(struct nvme_dev *dev)
2260{
e75ec752 2261 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
091b6092
MW
2262 PAGE_SIZE, PAGE_SIZE, 0);
2263 if (!dev->prp_page_pool)
2264 return -ENOMEM;
2265
99802a7a 2266 /* Optimisation for I/Os between 4k and 128k */
e75ec752 2267 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
99802a7a
MW
2268 256, 256, 0);
2269 if (!dev->prp_small_pool) {
2270 dma_pool_destroy(dev->prp_page_pool);
2271 return -ENOMEM;
2272 }
091b6092
MW
2273 return 0;
2274}
2275
2276static void nvme_release_prp_pools(struct nvme_dev *dev)
2277{
2278 dma_pool_destroy(dev->prp_page_pool);
99802a7a 2279 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
2280}
2281
1673f1f0 2282static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
5e82e952 2283{
1673f1f0 2284 struct nvme_dev *dev = to_nvme_dev(ctrl);
9ac27090 2285
f9f38e33 2286 nvme_dbbuf_dma_free(dev);
e75ec752 2287 put_device(dev->dev);
4af0e21c
KB
2288 if (dev->tagset.tags)
2289 blk_mq_free_tag_set(&dev->tagset);
1c63dc66
CH
2290 if (dev->ctrl.admin_q)
2291 blk_put_queue(dev->ctrl.admin_q);
5e82e952 2292 kfree(dev->queues);
e286bcfc 2293 free_opal_dev(dev->ctrl.opal_dev);
5e82e952
KB
2294 kfree(dev);
2295}
2296
f58944e2
KB
2297static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2298{
237045fc 2299 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
f58944e2 2300
d22524a4 2301 nvme_get_ctrl(&dev->ctrl);
69d9a99c 2302 nvme_dev_disable(dev, false);
03e0f3a6 2303 if (!queue_work(nvme_wq, &dev->remove_work))
f58944e2
KB
2304 nvme_put_ctrl(&dev->ctrl);
2305}
2306
fd634f41 2307static void nvme_reset_work(struct work_struct *work)
5e82e952 2308{
d86c4d8e
CH
2309 struct nvme_dev *dev =
2310 container_of(work, struct nvme_dev, ctrl.reset_work);
a98e58e5 2311 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
f58944e2 2312 int result = -ENODEV;
5e82e952 2313
82b057ca 2314 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
fd634f41 2315 goto out;
5e82e952 2316
fd634f41
CH
2317 /*
2318 * If we're called to reset a live controller first shut it down before
2319 * moving on.
2320 */
b00a726a 2321 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
a5cdb68c 2322 nvme_dev_disable(dev, false);
5e82e952 2323
b00a726a 2324 result = nvme_pci_enable(dev);
f0b50732 2325 if (result)
3cf519b5 2326 goto out;
f0b50732 2327
01ad0990 2328 result = nvme_pci_configure_admin_queue(dev);
f0b50732 2329 if (result)
f58944e2 2330 goto out;
f0b50732 2331
0fb59cbc
KB
2332 result = nvme_alloc_admin_tags(dev);
2333 if (result)
f58944e2 2334 goto out;
b9afca3e 2335
ce4541f4
CH
2336 result = nvme_init_identify(&dev->ctrl);
2337 if (result)
f58944e2 2338 goto out;
ce4541f4 2339
e286bcfc
SB
2340 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2341 if (!dev->ctrl.opal_dev)
2342 dev->ctrl.opal_dev =
2343 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2344 else if (was_suspend)
2345 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2346 } else {
2347 free_opal_dev(dev->ctrl.opal_dev);
2348 dev->ctrl.opal_dev = NULL;
4f1244c8 2349 }
a98e58e5 2350
f9f38e33
HK
2351 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2352 result = nvme_dbbuf_dma_alloc(dev);
2353 if (result)
2354 dev_warn(dev->dev,
2355 "unable to allocate dma for dbbuf\n");
2356 }
2357
9620cfba
CH
2358 if (dev->ctrl.hmpre) {
2359 result = nvme_setup_host_mem(dev);
2360 if (result < 0)
2361 goto out;
2362 }
87ad72a5 2363
f0b50732 2364 result = nvme_setup_io_queues(dev);
badc34d4 2365 if (result)
f58944e2 2366 goto out;
f0b50732 2367
2659e57b
CH
2368 /*
2369 * Keep the controller around but remove all namespaces if we don't have
2370 * any working I/O queue.
2371 */
3cf519b5 2372 if (dev->online_queues < 2) {
1b3c47c1 2373 dev_warn(dev->ctrl.device, "IO queues not created\n");
3b24774e 2374 nvme_kill_queues(&dev->ctrl);
5bae7f73 2375 nvme_remove_namespaces(&dev->ctrl);
3cf519b5 2376 } else {
25646264 2377 nvme_start_queues(&dev->ctrl);
302ad8cc 2378 nvme_wait_freeze(&dev->ctrl);
3cf519b5 2379 nvme_dev_add(dev);
302ad8cc 2380 nvme_unfreeze(&dev->ctrl);
3cf519b5
CH
2381 }
2382
bb8d261e
CH
2383 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2384 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2385 goto out;
2386 }
92911a55 2387
d09f2b45 2388 nvme_start_ctrl(&dev->ctrl);
3cf519b5 2389 return;
f0b50732 2390
3cf519b5 2391 out:
f58944e2 2392 nvme_remove_dead_ctrl(dev, result);
f0b50732
KB
2393}
2394
5c8809e6 2395static void nvme_remove_dead_ctrl_work(struct work_struct *work)
9a6b9458 2396{
5c8809e6 2397 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
e75ec752 2398 struct pci_dev *pdev = to_pci_dev(dev->dev);
9a6b9458 2399
69d9a99c 2400 nvme_kill_queues(&dev->ctrl);
9a6b9458 2401 if (pci_get_drvdata(pdev))
921920ab 2402 device_release_driver(&pdev->dev);
1673f1f0 2403 nvme_put_ctrl(&dev->ctrl);
9a6b9458
KB
2404}
2405
1c63dc66 2406static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
9ca97374 2407{
1c63dc66 2408 *val = readl(to_nvme_dev(ctrl)->bar + off);
90667892 2409 return 0;
9ca97374
TH
2410}
2411
5fd4ce1b 2412static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
4cc06521 2413{
5fd4ce1b
CH
2414 writel(val, to_nvme_dev(ctrl)->bar + off);
2415 return 0;
2416}
4cc06521 2417
7fd8930f
CH
2418static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2419{
2420 *val = readq(to_nvme_dev(ctrl)->bar + off);
2421 return 0;
4cc06521
KB
2422}
2423
1c63dc66 2424static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
1a353d85 2425 .name = "pcie",
e439bb12 2426 .module = THIS_MODULE,
c81bfba9 2427 .flags = NVME_F_METADATA_SUPPORTED,
1c63dc66 2428 .reg_read32 = nvme_pci_reg_read32,
5fd4ce1b 2429 .reg_write32 = nvme_pci_reg_write32,
7fd8930f 2430 .reg_read64 = nvme_pci_reg_read64,
1673f1f0 2431 .free_ctrl = nvme_pci_free_ctrl,
f866fc42 2432 .submit_async_event = nvme_pci_submit_async_event,
1c63dc66 2433};
4cc06521 2434
b00a726a
KB
2435static int nvme_dev_map(struct nvme_dev *dev)
2436{
b00a726a
KB
2437 struct pci_dev *pdev = to_pci_dev(dev->dev);
2438
a1f447b3 2439 if (pci_request_mem_regions(pdev, "nvme"))
b00a726a
KB
2440 return -ENODEV;
2441
97f6ef64 2442 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
b00a726a
KB
2443 goto release;
2444
9fa196e7 2445 return 0;
b00a726a 2446 release:
9fa196e7
MG
2447 pci_release_mem_regions(pdev);
2448 return -ENODEV;
b00a726a
KB
2449}
2450
8427bbc2 2451static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
ff5350a8
AL
2452{
2453 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2454 /*
2455 * Several Samsung devices seem to drop off the PCIe bus
2456 * randomly when APST is on and uses the deepest sleep state.
2457 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2458 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2459 * 950 PRO 256GB", but it seems to be restricted to two Dell
2460 * laptops.
2461 */
2462 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2463 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2464 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2465 return NVME_QUIRK_NO_DEEPEST_PS;
8427bbc2
KHF
2466 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2467 /*
2468 * Samsung SSD 960 EVO drops off the PCIe bus after system
2469 * suspend on a Ryzen board, ASUS PRIME B350M-A.
2470 */
2471 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2472 dmi_match(DMI_BOARD_NAME, "PRIME B350M-A"))
2473 return NVME_QUIRK_NO_APST;
ff5350a8
AL
2474 }
2475
2476 return 0;
2477}
2478
8d85fce7 2479static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 2480{
a4aea562 2481 int node, result = -ENOMEM;
b60503ba 2482 struct nvme_dev *dev;
ff5350a8 2483 unsigned long quirks = id->driver_data;
b60503ba 2484
a4aea562
MB
2485 node = dev_to_node(&pdev->dev);
2486 if (node == NUMA_NO_NODE)
2fa84351 2487 set_dev_node(&pdev->dev, first_memory_node);
a4aea562
MB
2488
2489 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
b60503ba
MW
2490 if (!dev)
2491 return -ENOMEM;
a4aea562
MB
2492 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2493 GFP_KERNEL, node);
b60503ba
MW
2494 if (!dev->queues)
2495 goto free;
2496
e75ec752 2497 dev->dev = get_device(&pdev->dev);
9a6b9458 2498 pci_set_drvdata(pdev, dev);
1c63dc66 2499
b00a726a
KB
2500 result = nvme_dev_map(dev);
2501 if (result)
b00c9b7a 2502 goto put_pci;
b00a726a 2503
d86c4d8e 2504 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
5c8809e6 2505 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
77bf25ea 2506 mutex_init(&dev->shutdown_lock);
db3cbfff 2507 init_completion(&dev->ioq_wait);
b60503ba 2508
091b6092
MW
2509 result = nvme_setup_prp_pools(dev);
2510 if (result)
b00c9b7a 2511 goto unmap;
4cc06521 2512
8427bbc2 2513 quirks |= check_vendor_combination_bug(pdev);
ff5350a8 2514
f3ca80fc 2515 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
ff5350a8 2516 quirks);
4cc06521 2517 if (result)
2e1d8448 2518 goto release_pools;
740216fc 2519
82b057ca 2520 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
1b3c47c1
SG
2521 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2522
d86c4d8e 2523 queue_work(nvme_wq, &dev->ctrl.reset_work);
b60503ba
MW
2524 return 0;
2525
0877cb0d 2526 release_pools:
091b6092 2527 nvme_release_prp_pools(dev);
b00c9b7a
CJ
2528 unmap:
2529 nvme_dev_unmap(dev);
a96d4f5c 2530 put_pci:
e75ec752 2531 put_device(dev->dev);
b60503ba
MW
2532 free:
2533 kfree(dev->queues);
b60503ba
MW
2534 kfree(dev);
2535 return result;
2536}
2537
775755ed 2538static void nvme_reset_prepare(struct pci_dev *pdev)
f0d54a54 2539{
a6739479 2540 struct nvme_dev *dev = pci_get_drvdata(pdev);
f263fbb8 2541 nvme_dev_disable(dev, false);
775755ed 2542}
f0d54a54 2543
775755ed
CH
2544static void nvme_reset_done(struct pci_dev *pdev)
2545{
f263fbb8
LT
2546 struct nvme_dev *dev = pci_get_drvdata(pdev);
2547 nvme_reset_ctrl(&dev->ctrl);
f0d54a54
KB
2548}
2549
09ece142
KB
2550static void nvme_shutdown(struct pci_dev *pdev)
2551{
2552 struct nvme_dev *dev = pci_get_drvdata(pdev);
a5cdb68c 2553 nvme_dev_disable(dev, true);
09ece142
KB
2554}
2555
f58944e2
KB
2556/*
2557 * The driver's remove may be called on a device in a partially initialized
2558 * state. This function must not have any dependencies on the device state in
2559 * order to proceed.
2560 */
8d85fce7 2561static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
2562{
2563 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458 2564
bb8d261e
CH
2565 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2566
d86c4d8e 2567 cancel_work_sync(&dev->ctrl.reset_work);
9a6b9458 2568 pci_set_drvdata(pdev, NULL);
0ff9d4e1 2569
6db28eda 2570 if (!pci_device_is_present(pdev)) {
0ff9d4e1 2571 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
6db28eda
KB
2572 nvme_dev_disable(dev, false);
2573 }
0ff9d4e1 2574
d86c4d8e 2575 flush_work(&dev->ctrl.reset_work);
d09f2b45
SG
2576 nvme_stop_ctrl(&dev->ctrl);
2577 nvme_remove_namespaces(&dev->ctrl);
a5cdb68c 2578 nvme_dev_disable(dev, true);
87ad72a5 2579 nvme_free_host_mem(dev);
a4aea562 2580 nvme_dev_remove_admin(dev);
a1a5ef99 2581 nvme_free_queues(dev, 0);
d09f2b45 2582 nvme_uninit_ctrl(&dev->ctrl);
9a6b9458 2583 nvme_release_prp_pools(dev);
b00a726a 2584 nvme_dev_unmap(dev);
1673f1f0 2585 nvme_put_ctrl(&dev->ctrl);
b60503ba
MW
2586}
2587
13880f5b
KB
2588static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2589{
2590 int ret = 0;
2591
2592 if (numvfs == 0) {
2593 if (pci_vfs_assigned(pdev)) {
2594 dev_warn(&pdev->dev,
2595 "Cannot disable SR-IOV VFs while assigned\n");
2596 return -EPERM;
2597 }
2598 pci_disable_sriov(pdev);
2599 return 0;
2600 }
2601
2602 ret = pci_enable_sriov(pdev, numvfs);
2603 return ret ? ret : numvfs;
2604}
2605
671a6018 2606#ifdef CONFIG_PM_SLEEP
cd638946
KB
2607static int nvme_suspend(struct device *dev)
2608{
2609 struct pci_dev *pdev = to_pci_dev(dev);
2610 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2611
a5cdb68c 2612 nvme_dev_disable(ndev, true);
cd638946
KB
2613 return 0;
2614}
2615
2616static int nvme_resume(struct device *dev)
2617{
2618 struct pci_dev *pdev = to_pci_dev(dev);
2619 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 2620
d86c4d8e 2621 nvme_reset_ctrl(&ndev->ctrl);
9a6b9458 2622 return 0;
cd638946 2623}
671a6018 2624#endif
cd638946
KB
2625
2626static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 2627
a0a3408e
KB
2628static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2629 pci_channel_state_t state)
2630{
2631 struct nvme_dev *dev = pci_get_drvdata(pdev);
2632
2633 /*
2634 * A frozen channel requires a reset. When detected, this method will
2635 * shutdown the controller to quiesce. The controller will be restarted
2636 * after the slot reset through driver's slot_reset callback.
2637 */
a0a3408e
KB
2638 switch (state) {
2639 case pci_channel_io_normal:
2640 return PCI_ERS_RESULT_CAN_RECOVER;
2641 case pci_channel_io_frozen:
d011fb31
KB
2642 dev_warn(dev->ctrl.device,
2643 "frozen state error detected, reset controller\n");
a5cdb68c 2644 nvme_dev_disable(dev, false);
a0a3408e
KB
2645 return PCI_ERS_RESULT_NEED_RESET;
2646 case pci_channel_io_perm_failure:
d011fb31
KB
2647 dev_warn(dev->ctrl.device,
2648 "failure state error detected, request disconnect\n");
a0a3408e
KB
2649 return PCI_ERS_RESULT_DISCONNECT;
2650 }
2651 return PCI_ERS_RESULT_NEED_RESET;
2652}
2653
2654static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2655{
2656 struct nvme_dev *dev = pci_get_drvdata(pdev);
2657
1b3c47c1 2658 dev_info(dev->ctrl.device, "restart after slot reset\n");
a0a3408e 2659 pci_restore_state(pdev);
d86c4d8e 2660 nvme_reset_ctrl(&dev->ctrl);
a0a3408e
KB
2661 return PCI_ERS_RESULT_RECOVERED;
2662}
2663
2664static void nvme_error_resume(struct pci_dev *pdev)
2665{
2666 pci_cleanup_aer_uncorrect_error_status(pdev);
2667}
2668
1d352035 2669static const struct pci_error_handlers nvme_err_handler = {
b60503ba 2670 .error_detected = nvme_error_detected,
b60503ba
MW
2671 .slot_reset = nvme_slot_reset,
2672 .resume = nvme_error_resume,
775755ed
CH
2673 .reset_prepare = nvme_reset_prepare,
2674 .reset_done = nvme_reset_done,
b60503ba
MW
2675};
2676
6eb0d698 2677static const struct pci_device_id nvme_id_table[] = {
106198ed 2678 { PCI_VDEVICE(INTEL, 0x0953),
08095e70 2679 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2680 NVME_QUIRK_DEALLOCATE_ZEROES, },
99466e70
KB
2681 { PCI_VDEVICE(INTEL, 0x0a53),
2682 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2683 NVME_QUIRK_DEALLOCATE_ZEROES, },
99466e70
KB
2684 { PCI_VDEVICE(INTEL, 0x0a54),
2685 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2686 NVME_QUIRK_DEALLOCATE_ZEROES, },
f99cb7af
DWF
2687 { PCI_VDEVICE(INTEL, 0x0a55),
2688 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2689 NVME_QUIRK_DEALLOCATE_ZEROES, },
50af47d0 2690 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
5750cb1c
JA
2691 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
2692 NVME_QUIRK_MEDIUM_PRIO_SQ },
540c801c
KB
2693 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2694 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
54adc010
GP
2695 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2696 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
8c97eecc
JL
2697 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2698 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
015282c9
WW
2699 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2700 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
d554b5e1
MP
2701 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2702 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2703 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2704 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
608cc4b1
CH
2705 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2706 .driver_data = NVME_QUIRK_LIGHTNVM, },
2707 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2708 .driver_data = NVME_QUIRK_LIGHTNVM, },
b60503ba 2709 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
c74dc780 2710 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
124298bd 2711 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
b60503ba
MW
2712 { 0, }
2713};
2714MODULE_DEVICE_TABLE(pci, nvme_id_table);
2715
2716static struct pci_driver nvme_driver = {
2717 .name = "nvme",
2718 .id_table = nvme_id_table,
2719 .probe = nvme_probe,
8d85fce7 2720 .remove = nvme_remove,
09ece142 2721 .shutdown = nvme_shutdown,
cd638946
KB
2722 .driver = {
2723 .pm = &nvme_dev_pm_ops,
2724 },
13880f5b 2725 .sriov_configure = nvme_pci_sriov_configure,
b60503ba
MW
2726 .err_handler = &nvme_err_handler,
2727};
2728
2729static int __init nvme_init(void)
2730{
9a6327d2 2731 return pci_register_driver(&nvme_driver);
b60503ba
MW
2732}
2733
2734static void __exit nvme_exit(void)
2735{
2736 pci_unregister_driver(&nvme_driver);
03e0f3a6 2737 flush_workqueue(nvme_wq);
21bd78bc 2738 _nvme_check_size();
b60503ba
MW
2739}
2740
2741MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2742MODULE_LICENSE("GPL");
c78b4713 2743MODULE_VERSION("1.0");
b60503ba
MW
2744module_init(nvme_init);
2745module_exit(nvme_exit);