]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/nvme/host/pci.c
UBUNTU: SAUCE: pci/nvme: prevent WDC PC SN720 NVMe from entering D3 and being disabled
[mirror_ubuntu-bionic-kernel.git] / drivers / nvme / host / pci.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
6eb0d698 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
a0a3408e 15#include <linux/aer.h>
b60503ba 16#include <linux/blkdev.h>
a4aea562 17#include <linux/blk-mq.h>
dca51e78 18#include <linux/blk-mq-pci.h>
ff5350a8 19#include <linux/dmi.h>
b60503ba
MW
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
b60503ba
MW
23#include <linux/mm.h>
24#include <linux/module.h>
77bf25ea 25#include <linux/mutex.h>
d0877473 26#include <linux/once.h>
b60503ba 27#include <linux/pci.h>
e1e5e564 28#include <linux/t10-pi.h>
b60503ba 29#include <linux/types.h>
2f8e2c87 30#include <linux/io-64-nonatomic-lo-hi.h>
a98e58e5 31#include <linux/sed-opal.h>
1a862bc8 32#include <linux/suspend.h>
797a796a 33
f11bb3e2
CH
34#include "nvme.h"
35
b60503ba
MW
36#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
37#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
c965809c 38
a7a7cbe3 39#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
9d43cf64 40
58ffacb5
MW
41static int use_threaded_interrupts;
42module_param(use_threaded_interrupts, int, 0);
43
8ffaadf7
JD
44static bool use_cmb_sqes = true;
45module_param(use_cmb_sqes, bool, 0644);
46MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
47
87ad72a5
CH
48static unsigned int max_host_mem_size_mb = 128;
49module_param(max_host_mem_size_mb, uint, 0444);
50MODULE_PARM_DESC(max_host_mem_size_mb,
51 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
1fa6aead 52
a7a7cbe3
CK
53static unsigned int sgl_threshold = SZ_32K;
54module_param(sgl_threshold, uint, 0644);
55MODULE_PARM_DESC(sgl_threshold,
56 "Use SGLs when average request segment size is larger or equal to "
57 "this size. Use 0 to disable SGLs.");
58
b27c1e68 59static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
60static const struct kernel_param_ops io_queue_depth_ops = {
61 .set = io_queue_depth_set,
62 .get = param_get_int,
63};
64
65static int io_queue_depth = 1024;
66module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
67MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
68
1c63dc66
CH
69struct nvme_dev;
70struct nvme_queue;
b3fffdef 71
a0fa9647 72static void nvme_process_cq(struct nvme_queue *nvmeq);
a5cdb68c 73static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
d4b4ff8e 74
1c63dc66
CH
75/*
76 * Represents an NVM Express device. Each nvme_dev is a PCI function.
77 */
78struct nvme_dev {
1c63dc66
CH
79 struct nvme_queue **queues;
80 struct blk_mq_tag_set tagset;
81 struct blk_mq_tag_set admin_tagset;
82 u32 __iomem *dbs;
83 struct device *dev;
84 struct dma_pool *prp_page_pool;
85 struct dma_pool *prp_small_pool;
1c63dc66
CH
86 unsigned online_queues;
87 unsigned max_qid;
88 int q_depth;
89 u32 db_stride;
1c63dc66 90 void __iomem *bar;
97f6ef64 91 unsigned long bar_mapped_size;
5c8809e6 92 struct work_struct remove_work;
77bf25ea 93 struct mutex shutdown_lock;
1c63dc66 94 bool subsystem;
1c63dc66 95 void __iomem *cmb;
8969f1f8 96 pci_bus_addr_t cmb_bus_addr;
1c63dc66
CH
97 u64 cmb_size;
98 u32 cmbsz;
202021c1 99 u32 cmbloc;
1c63dc66 100 struct nvme_ctrl ctrl;
db3cbfff 101 struct completion ioq_wait;
87ad72a5
CH
102
103 /* shadow doorbell buffer support: */
f9f38e33
HK
104 u32 *dbbuf_dbs;
105 dma_addr_t dbbuf_dbs_dma_addr;
106 u32 *dbbuf_eis;
107 dma_addr_t dbbuf_eis_dma_addr;
87ad72a5
CH
108
109 /* host memory buffer support: */
110 u64 host_mem_size;
111 u32 nr_host_mem_descs;
4033f35d 112 dma_addr_t host_mem_descs_dma;
87ad72a5
CH
113 struct nvme_host_mem_buf_desc *host_mem_descs;
114 void **host_mem_desc_bufs;
4d115420 115};
1fa6aead 116
b27c1e68 117static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
118{
119 int n = 0, ret;
120
121 ret = kstrtoint(val, 10, &n);
122 if (ret != 0 || n < 2)
123 return -EINVAL;
124
125 return param_set_int(val, kp);
126}
127
f9f38e33
HK
128static inline unsigned int sq_idx(unsigned int qid, u32 stride)
129{
130 return qid * 2 * stride;
131}
132
133static inline unsigned int cq_idx(unsigned int qid, u32 stride)
134{
135 return (qid * 2 + 1) * stride;
136}
137
1c63dc66
CH
138static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
139{
140 return container_of(ctrl, struct nvme_dev, ctrl);
141}
142
b60503ba
MW
143/*
144 * An NVM Express queue. Each device has at least two (one for admin
145 * commands and one for I/O commands).
146 */
147struct nvme_queue {
148 struct device *q_dmadev;
091b6092 149 struct nvme_dev *dev;
b60503ba
MW
150 spinlock_t q_lock;
151 struct nvme_command *sq_cmds;
8ffaadf7 152 struct nvme_command __iomem *sq_cmds_io;
b60503ba 153 volatile struct nvme_completion *cqes;
42483228 154 struct blk_mq_tags **tags;
b60503ba
MW
155 dma_addr_t sq_dma_addr;
156 dma_addr_t cq_dma_addr;
b60503ba
MW
157 u32 __iomem *q_db;
158 u16 q_depth;
6222d172 159 s16 cq_vector;
b60503ba
MW
160 u16 sq_tail;
161 u16 cq_head;
c30341dc 162 u16 qid;
e9539f47
MW
163 u8 cq_phase;
164 u8 cqe_seen;
f9f38e33
HK
165 u32 *dbbuf_sq_db;
166 u32 *dbbuf_cq_db;
167 u32 *dbbuf_sq_ei;
168 u32 *dbbuf_cq_ei;
b60503ba
MW
169};
170
71bd150c
CH
171/*
172 * The nvme_iod describes the data in an I/O, including the list of PRP
173 * entries. You can't see it in this data structure because C doesn't let
f4800d6d 174 * me express that. Use nvme_init_iod to ensure there's enough space
71bd150c
CH
175 * allocated to store the PRP list.
176 */
177struct nvme_iod {
d49187e9 178 struct nvme_request req;
f4800d6d 179 struct nvme_queue *nvmeq;
a7a7cbe3 180 bool use_sgl;
f4800d6d 181 int aborted;
71bd150c 182 int npages; /* In the PRP list. 0 means small pool in use */
71bd150c
CH
183 int nents; /* Used in scatterlist */
184 int length; /* Of data, in bytes */
185 dma_addr_t first_dma;
bf684057 186 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
f4800d6d
CH
187 struct scatterlist *sg;
188 struct scatterlist inline_sg[0];
b60503ba
MW
189};
190
191/*
192 * Check we didin't inadvertently grow the command struct
193 */
194static inline void _nvme_check_size(void)
195{
196 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
200 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 201 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 202 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba 203 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
0add5e8e
JT
204 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
205 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
b60503ba 206 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 207 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
f9f38e33
HK
208 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
209}
210
211static inline unsigned int nvme_dbbuf_size(u32 stride)
212{
213 return ((num_possible_cpus() + 1) * 8 * stride);
214}
215
216static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
217{
218 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
219
220 if (dev->dbbuf_dbs)
221 return 0;
222
223 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
224 &dev->dbbuf_dbs_dma_addr,
225 GFP_KERNEL);
226 if (!dev->dbbuf_dbs)
227 return -ENOMEM;
228 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
229 &dev->dbbuf_eis_dma_addr,
230 GFP_KERNEL);
231 if (!dev->dbbuf_eis) {
232 dma_free_coherent(dev->dev, mem_size,
233 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
234 dev->dbbuf_dbs = NULL;
235 return -ENOMEM;
236 }
237
238 return 0;
239}
240
241static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
242{
243 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
244
245 if (dev->dbbuf_dbs) {
246 dma_free_coherent(dev->dev, mem_size,
247 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
248 dev->dbbuf_dbs = NULL;
249 }
250 if (dev->dbbuf_eis) {
251 dma_free_coherent(dev->dev, mem_size,
252 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
253 dev->dbbuf_eis = NULL;
254 }
255}
256
257static void nvme_dbbuf_init(struct nvme_dev *dev,
258 struct nvme_queue *nvmeq, int qid)
259{
260 if (!dev->dbbuf_dbs || !qid)
261 return;
262
263 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
264 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
266 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
267}
268
269static void nvme_dbbuf_set(struct nvme_dev *dev)
270{
271 struct nvme_command c;
272
273 if (!dev->dbbuf_dbs)
274 return;
275
276 memset(&c, 0, sizeof(c));
277 c.dbbuf.opcode = nvme_admin_dbbuf;
278 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
279 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
280
281 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
9bdcfb10 282 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
f9f38e33
HK
283 /* Free memory and continue on */
284 nvme_dbbuf_dma_free(dev);
285 }
286}
287
288static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
289{
290 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
291}
292
293/* Update dbbuf and return true if an MMIO is required */
294static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
295 volatile u32 *dbbuf_ei)
296{
297 if (dbbuf_db) {
298 u16 old_value;
299
300 /*
301 * Ensure that the queue is written before updating
302 * the doorbell in memory
303 */
304 wmb();
305
306 old_value = *dbbuf_db;
307 *dbbuf_db = value;
308
3041e55f
MW
309 /*
310 * Ensure that the doorbell is updated before reading the event
311 * index from memory. The controller needs to provide similar
312 * ordering to ensure the envent index is updated before reading
313 * the doorbell.
314 */
315 mb();
316
f9f38e33
HK
317 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
318 return false;
319 }
320
321 return true;
b60503ba
MW
322}
323
ac3dd5bd
JA
324/*
325 * Max size of iod being embedded in the request payload
326 */
327#define NVME_INT_PAGES 2
5fd4ce1b 328#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
ac3dd5bd
JA
329
330/*
331 * Will slightly overestimate the number of pages needed. This is OK
332 * as it only leads to a small amount of wasted memory for the lifetime of
333 * the I/O.
334 */
335static int nvme_npages(unsigned size, struct nvme_dev *dev)
336{
5fd4ce1b
CH
337 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
338 dev->ctrl.page_size);
ac3dd5bd
JA
339 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
340}
341
a7a7cbe3
CK
342/*
343 * Calculates the number of pages needed for the SGL segments. For example a 4k
344 * page can accommodate 256 SGL descriptors.
345 */
346static int nvme_pci_npages_sgl(unsigned int num_seg)
ac3dd5bd 347{
a7a7cbe3 348 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
f4800d6d 349}
ac3dd5bd 350
a7a7cbe3
CK
351static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
352 unsigned int size, unsigned int nseg, bool use_sgl)
f4800d6d 353{
a7a7cbe3
CK
354 size_t alloc_size;
355
356 if (use_sgl)
357 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
358 else
359 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
360
361 return alloc_size + sizeof(struct scatterlist) * nseg;
f4800d6d 362}
ac3dd5bd 363
a7a7cbe3 364static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
f4800d6d 365{
a7a7cbe3
CK
366 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
367 NVME_INT_BYTES(dev), NVME_INT_PAGES,
368 use_sgl);
369
370 return sizeof(struct nvme_iod) + alloc_size;
ac3dd5bd
JA
371}
372
a4aea562
MB
373static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
374 unsigned int hctx_idx)
e85248e5 375{
a4aea562
MB
376 struct nvme_dev *dev = data;
377 struct nvme_queue *nvmeq = dev->queues[0];
378
42483228
KB
379 WARN_ON(hctx_idx != 0);
380 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
381 WARN_ON(nvmeq->tags);
382
a4aea562 383 hctx->driver_data = nvmeq;
42483228 384 nvmeq->tags = &dev->admin_tagset.tags[0];
a4aea562 385 return 0;
e85248e5
MW
386}
387
4af0e21c
KB
388static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
389{
390 struct nvme_queue *nvmeq = hctx->driver_data;
391
392 nvmeq->tags = NULL;
393}
394
a4aea562
MB
395static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
396 unsigned int hctx_idx)
b60503ba 397{
a4aea562 398 struct nvme_dev *dev = data;
42483228 399 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
a4aea562 400
42483228
KB
401 if (!nvmeq->tags)
402 nvmeq->tags = &dev->tagset.tags[hctx_idx];
b60503ba 403
42483228 404 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
a4aea562
MB
405 hctx->driver_data = nvmeq;
406 return 0;
b60503ba
MW
407}
408
d6296d39
CH
409static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
410 unsigned int hctx_idx, unsigned int numa_node)
b60503ba 411{
d6296d39 412 struct nvme_dev *dev = set->driver_data;
f4800d6d 413 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
0350815a
CH
414 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
415 struct nvme_queue *nvmeq = dev->queues[queue_idx];
a4aea562
MB
416
417 BUG_ON(!nvmeq);
f4800d6d 418 iod->nvmeq = nvmeq;
a4aea562
MB
419 return 0;
420}
421
dca51e78
CH
422static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
423{
424 struct nvme_dev *dev = set->driver_data;
425
426 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
427}
428
b60503ba 429/**
adf68f21 430 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
431 * @nvmeq: The queue to use
432 * @cmd: The command to send
433 *
434 * Safe to use from interrupt context
435 */
e3f879bf
SB
436static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
437 struct nvme_command *cmd)
b60503ba 438{
a4aea562
MB
439 u16 tail = nvmeq->sq_tail;
440
8ffaadf7
JD
441 if (nvmeq->sq_cmds_io)
442 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
443 else
444 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
445
b60503ba
MW
446 if (++tail == nvmeq->q_depth)
447 tail = 0;
f9f38e33
HK
448 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
449 nvmeq->dbbuf_sq_ei))
450 writel(tail, nvmeq->q_db);
b60503ba 451 nvmeq->sq_tail = tail;
b60503ba
MW
452}
453
a7a7cbe3 454static void **nvme_pci_iod_list(struct request *req)
b60503ba 455{
f4800d6d 456 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a7a7cbe3 457 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
b60503ba
MW
458}
459
955b1b5a
MI
460static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
461{
462 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
20469a37 463 int nseg = blk_rq_nr_phys_segments(req);
955b1b5a
MI
464 unsigned int avg_seg_size;
465
20469a37
KB
466 if (nseg == 0)
467 return false;
468
469 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
955b1b5a
MI
470
471 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
472 return false;
473 if (!iod->nvmeq->qid)
474 return false;
475 if (!sgl_threshold || avg_seg_size < sgl_threshold)
476 return false;
477 return true;
478}
479
fc17b653 480static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
ac3dd5bd 481{
f4800d6d 482 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
f9d03f96 483 int nseg = blk_rq_nr_phys_segments(rq);
b131c61d 484 unsigned int size = blk_rq_payload_bytes(rq);
ac3dd5bd 485
955b1b5a
MI
486 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
487
f4800d6d 488 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
a7a7cbe3
CK
489 size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
490 iod->use_sgl);
491
492 iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
f4800d6d 493 if (!iod->sg)
fc17b653 494 return BLK_STS_RESOURCE;
f4800d6d
CH
495 } else {
496 iod->sg = iod->inline_sg;
ac3dd5bd
JA
497 }
498
f4800d6d
CH
499 iod->aborted = 0;
500 iod->npages = -1;
501 iod->nents = 0;
502 iod->length = size;
f80ec966 503
fc17b653 504 return BLK_STS_OK;
ac3dd5bd
JA
505}
506
f4800d6d 507static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
b60503ba 508{
f4800d6d 509 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a7a7cbe3
CK
510 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
511 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
512
eca18b23 513 int i;
eca18b23
MW
514
515 if (iod->npages == 0)
a7a7cbe3
CK
516 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
517 dma_addr);
518
eca18b23 519 for (i = 0; i < iod->npages; i++) {
a7a7cbe3
CK
520 void *addr = nvme_pci_iod_list(req)[i];
521
522 if (iod->use_sgl) {
523 struct nvme_sgl_desc *sg_list = addr;
524
525 next_dma_addr =
526 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
527 } else {
528 __le64 *prp_list = addr;
529
530 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
531 }
532
533 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
534 dma_addr = next_dma_addr;
eca18b23 535 }
ac3dd5bd 536
f4800d6d
CH
537 if (iod->sg != iod->inline_sg)
538 kfree(iod->sg);
b4ff9c8d
KB
539}
540
52b68d7e 541#ifdef CONFIG_BLK_DEV_INTEGRITY
e1e5e564
KB
542static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
543{
544 if (be32_to_cpu(pi->ref_tag) == v)
545 pi->ref_tag = cpu_to_be32(p);
546}
547
548static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
549{
550 if (be32_to_cpu(pi->ref_tag) == p)
551 pi->ref_tag = cpu_to_be32(v);
552}
553
554/**
555 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
556 *
557 * The virtual start sector is the one that was originally submitted by the
558 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
559 * start sector may be different. Remap protection information to match the
560 * physical LBA on writes, and back to the original seed on reads.
561 *
562 * Type 0 and 3 do not have a ref tag, so no remapping required.
563 */
564static void nvme_dif_remap(struct request *req,
565 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
566{
567 struct nvme_ns *ns = req->rq_disk->private_data;
568 struct bio_integrity_payload *bip;
569 struct t10_pi_tuple *pi;
570 void *p, *pmap;
571 u32 i, nlb, ts, phys, virt;
572
573 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
574 return;
575
576 bip = bio_integrity(req->bio);
577 if (!bip)
578 return;
579
580 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
e1e5e564
KB
581
582 p = pmap;
583 virt = bip_get_seed(bip);
584 phys = nvme_block_nr(ns, blk_rq_pos(req));
585 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
ac6fc48c 586 ts = ns->disk->queue->integrity.tuple_size;
e1e5e564
KB
587
588 for (i = 0; i < nlb; i++, virt++, phys++) {
589 pi = (struct t10_pi_tuple *)p;
590 dif_swap(phys, virt, pi);
591 p += ts;
592 }
593 kunmap_atomic(pmap);
594}
52b68d7e
KB
595#else /* CONFIG_BLK_DEV_INTEGRITY */
596static void nvme_dif_remap(struct request *req,
597 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
598{
599}
600static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
601{
602}
603static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
604{
605}
52b68d7e
KB
606#endif
607
d0877473
KB
608static void nvme_print_sgl(struct scatterlist *sgl, int nents)
609{
610 int i;
611 struct scatterlist *sg;
612
613 for_each_sg(sgl, sg, nents, i) {
614 dma_addr_t phys = sg_phys(sg);
615 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
616 "dma_address:%pad dma_length:%d\n",
617 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
618 sg_dma_len(sg));
619 }
620}
621
a7a7cbe3
CK
622static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
623 struct request *req, struct nvme_rw_command *cmnd)
ff22b54f 624{
f4800d6d 625 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
99802a7a 626 struct dma_pool *pool;
b131c61d 627 int length = blk_rq_payload_bytes(req);
eca18b23 628 struct scatterlist *sg = iod->sg;
ff22b54f
MW
629 int dma_len = sg_dma_len(sg);
630 u64 dma_addr = sg_dma_address(sg);
5fd4ce1b 631 u32 page_size = dev->ctrl.page_size;
f137e0f1 632 int offset = dma_addr & (page_size - 1);
e025344c 633 __le64 *prp_list;
a7a7cbe3 634 void **list = nvme_pci_iod_list(req);
e025344c 635 dma_addr_t prp_dma;
eca18b23 636 int nprps, i;
ff22b54f 637
1d090624 638 length -= (page_size - offset);
5228b328
JS
639 if (length <= 0) {
640 iod->first_dma = 0;
a7a7cbe3 641 goto done;
5228b328 642 }
ff22b54f 643
1d090624 644 dma_len -= (page_size - offset);
ff22b54f 645 if (dma_len) {
1d090624 646 dma_addr += (page_size - offset);
ff22b54f
MW
647 } else {
648 sg = sg_next(sg);
649 dma_addr = sg_dma_address(sg);
650 dma_len = sg_dma_len(sg);
651 }
652
1d090624 653 if (length <= page_size) {
edd10d33 654 iod->first_dma = dma_addr;
a7a7cbe3 655 goto done;
e025344c
SMM
656 }
657
1d090624 658 nprps = DIV_ROUND_UP(length, page_size);
99802a7a
MW
659 if (nprps <= (256 / 8)) {
660 pool = dev->prp_small_pool;
eca18b23 661 iod->npages = 0;
99802a7a
MW
662 } else {
663 pool = dev->prp_page_pool;
eca18b23 664 iod->npages = 1;
99802a7a
MW
665 }
666
69d2b571 667 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
b77954cb 668 if (!prp_list) {
edd10d33 669 iod->first_dma = dma_addr;
eca18b23 670 iod->npages = -1;
86eea289 671 return BLK_STS_RESOURCE;
b77954cb 672 }
eca18b23
MW
673 list[0] = prp_list;
674 iod->first_dma = prp_dma;
e025344c
SMM
675 i = 0;
676 for (;;) {
1d090624 677 if (i == page_size >> 3) {
e025344c 678 __le64 *old_prp_list = prp_list;
69d2b571 679 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
eca18b23 680 if (!prp_list)
86eea289 681 return BLK_STS_RESOURCE;
eca18b23 682 list[iod->npages++] = prp_list;
7523d834
MW
683 prp_list[0] = old_prp_list[i - 1];
684 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
685 i = 1;
e025344c
SMM
686 }
687 prp_list[i++] = cpu_to_le64(dma_addr);
1d090624
KB
688 dma_len -= page_size;
689 dma_addr += page_size;
690 length -= page_size;
e025344c
SMM
691 if (length <= 0)
692 break;
693 if (dma_len > 0)
694 continue;
86eea289
KB
695 if (unlikely(dma_len < 0))
696 goto bad_sgl;
e025344c
SMM
697 sg = sg_next(sg);
698 dma_addr = sg_dma_address(sg);
699 dma_len = sg_dma_len(sg);
ff22b54f
MW
700 }
701
a7a7cbe3
CK
702done:
703 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
704 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
705
86eea289
KB
706 return BLK_STS_OK;
707
708 bad_sgl:
d0877473
KB
709 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
710 "Invalid SGL for payload:%d nents:%d\n",
711 blk_rq_payload_bytes(req), iod->nents);
86eea289 712 return BLK_STS_IOERR;
ff22b54f
MW
713}
714
a7a7cbe3
CK
715static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
716 struct scatterlist *sg)
717{
718 sge->addr = cpu_to_le64(sg_dma_address(sg));
719 sge->length = cpu_to_le32(sg_dma_len(sg));
720 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
721}
722
723static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
724 dma_addr_t dma_addr, int entries)
725{
726 sge->addr = cpu_to_le64(dma_addr);
727 if (entries < SGES_PER_PAGE) {
728 sge->length = cpu_to_le32(entries * sizeof(*sge));
729 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
730 } else {
731 sge->length = cpu_to_le32(PAGE_SIZE);
732 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
733 }
734}
735
736static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
b0f2853b 737 struct request *req, struct nvme_rw_command *cmd, int entries)
a7a7cbe3
CK
738{
739 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a7a7cbe3
CK
740 struct dma_pool *pool;
741 struct nvme_sgl_desc *sg_list;
742 struct scatterlist *sg = iod->sg;
a7a7cbe3 743 dma_addr_t sgl_dma;
b0f2853b 744 int i = 0;
a7a7cbe3 745
a7a7cbe3
CK
746 /* setting the transfer type as SGL */
747 cmd->flags = NVME_CMD_SGL_METABUF;
748
b0f2853b 749 if (entries == 1) {
a7a7cbe3
CK
750 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
751 return BLK_STS_OK;
752 }
753
754 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
755 pool = dev->prp_small_pool;
756 iod->npages = 0;
757 } else {
758 pool = dev->prp_page_pool;
759 iod->npages = 1;
760 }
761
762 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
763 if (!sg_list) {
764 iod->npages = -1;
765 return BLK_STS_RESOURCE;
766 }
767
768 nvme_pci_iod_list(req)[0] = sg_list;
769 iod->first_dma = sgl_dma;
770
771 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
772
773 do {
774 if (i == SGES_PER_PAGE) {
775 struct nvme_sgl_desc *old_sg_desc = sg_list;
776 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
777
778 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
779 if (!sg_list)
780 return BLK_STS_RESOURCE;
781
782 i = 0;
783 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
784 sg_list[i++] = *link;
785 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
786 }
787
788 nvme_pci_sgl_set_data(&sg_list[i++], sg);
a7a7cbe3 789 sg = sg_next(sg);
b0f2853b 790 } while (--entries > 0);
a7a7cbe3 791
a7a7cbe3
CK
792 return BLK_STS_OK;
793}
794
fc17b653 795static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
b131c61d 796 struct nvme_command *cmnd)
d29ec824 797{
f4800d6d 798 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
ba1ca37e
CH
799 struct request_queue *q = req->q;
800 enum dma_data_direction dma_dir = rq_data_dir(req) ?
801 DMA_TO_DEVICE : DMA_FROM_DEVICE;
fc17b653 802 blk_status_t ret = BLK_STS_IOERR;
b0f2853b 803 int nr_mapped;
d29ec824 804
f9d03f96 805 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
ba1ca37e
CH
806 iod->nents = blk_rq_map_sg(q, req, iod->sg);
807 if (!iod->nents)
808 goto out;
d29ec824 809
fc17b653 810 ret = BLK_STS_RESOURCE;
b0f2853b
CH
811 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
812 DMA_ATTR_NO_WARN);
813 if (!nr_mapped)
ba1ca37e 814 goto out;
d29ec824 815
955b1b5a 816 if (iod->use_sgl)
b0f2853b 817 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
a7a7cbe3
CK
818 else
819 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
820
86eea289 821 if (ret != BLK_STS_OK)
ba1ca37e 822 goto out_unmap;
0e5e4f0e 823
fc17b653 824 ret = BLK_STS_IOERR;
ba1ca37e
CH
825 if (blk_integrity_rq(req)) {
826 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
827 goto out_unmap;
0e5e4f0e 828
bf684057
CH
829 sg_init_table(&iod->meta_sg, 1);
830 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
ba1ca37e 831 goto out_unmap;
0e5e4f0e 832
b5d8af5b 833 if (req_op(req) == REQ_OP_WRITE)
ba1ca37e 834 nvme_dif_remap(req, nvme_dif_prep);
0e5e4f0e 835
bf684057 836 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
ba1ca37e 837 goto out_unmap;
d29ec824 838 }
00df5cb4 839
ba1ca37e 840 if (blk_integrity_rq(req))
bf684057 841 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
fc17b653 842 return BLK_STS_OK;
00df5cb4 843
ba1ca37e
CH
844out_unmap:
845 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
846out:
847 return ret;
00df5cb4
MW
848}
849
f4800d6d 850static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
b60503ba 851{
f4800d6d 852 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
d4f6c3ab
CH
853 enum dma_data_direction dma_dir = rq_data_dir(req) ?
854 DMA_TO_DEVICE : DMA_FROM_DEVICE;
855
856 if (iod->nents) {
857 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
858 if (blk_integrity_rq(req)) {
b5d8af5b 859 if (req_op(req) == REQ_OP_READ)
d4f6c3ab 860 nvme_dif_remap(req, nvme_dif_complete);
bf684057 861 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
e1e5e564 862 }
e19b127f 863 }
e1e5e564 864
f9d03f96 865 nvme_cleanup_cmd(req);
f4800d6d 866 nvme_free_iod(dev, req);
d4f6c3ab 867}
b60503ba 868
d29ec824
CH
869/*
870 * NOTE: ns is NULL when called on the admin queue.
871 */
fc17b653 872static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
a4aea562 873 const struct blk_mq_queue_data *bd)
edd10d33 874{
a4aea562
MB
875 struct nvme_ns *ns = hctx->queue->queuedata;
876 struct nvme_queue *nvmeq = hctx->driver_data;
d29ec824 877 struct nvme_dev *dev = nvmeq->dev;
a4aea562 878 struct request *req = bd->rq;
ba1ca37e 879 struct nvme_command cmnd;
ebe6d874 880 blk_status_t ret;
e1e5e564 881
f9d03f96 882 ret = nvme_setup_cmd(ns, req, &cmnd);
fc17b653 883 if (ret)
f4800d6d 884 return ret;
a4aea562 885
b131c61d 886 ret = nvme_init_iod(req, dev);
fc17b653 887 if (ret)
f9d03f96 888 goto out_free_cmd;
a4aea562 889
fc17b653 890 if (blk_rq_nr_phys_segments(req)) {
b131c61d 891 ret = nvme_map_data(dev, req, &cmnd);
fc17b653
CH
892 if (ret)
893 goto out_cleanup_iod;
894 }
a4aea562 895
aae239e1 896 blk_mq_start_request(req);
a4aea562 897
ba1ca37e 898 spin_lock_irq(&nvmeq->q_lock);
ae1fba20 899 if (unlikely(nvmeq->cq_vector < 0)) {
fc17b653 900 ret = BLK_STS_IOERR;
ae1fba20 901 spin_unlock_irq(&nvmeq->q_lock);
f9d03f96 902 goto out_cleanup_iod;
ae1fba20 903 }
ba1ca37e 904 __nvme_submit_cmd(nvmeq, &cmnd);
a4aea562
MB
905 nvme_process_cq(nvmeq);
906 spin_unlock_irq(&nvmeq->q_lock);
fc17b653 907 return BLK_STS_OK;
f9d03f96 908out_cleanup_iod:
f4800d6d 909 nvme_free_iod(dev, req);
f9d03f96
CH
910out_free_cmd:
911 nvme_cleanup_cmd(req);
ba1ca37e 912 return ret;
b60503ba 913}
e1e5e564 914
77f02a7a 915static void nvme_pci_complete_rq(struct request *req)
eee417b0 916{
f4800d6d 917 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a4aea562 918
77f02a7a
CH
919 nvme_unmap_data(iod->nvmeq->dev, req);
920 nvme_complete_rq(req);
b60503ba
MW
921}
922
d783e0bd
MR
923/* We read the CQE phase first to check if the rest of the entry is valid */
924static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
925 u16 phase)
926{
927 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
928}
929
eb281c82 930static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
b60503ba 931{
eb281c82 932 u16 head = nvmeq->cq_head;
adf68f21 933
eb281c82
SG
934 if (likely(nvmeq->cq_vector >= 0)) {
935 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
936 nvmeq->dbbuf_cq_ei))
937 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
938 }
939}
aae239e1 940
83a12fb7
SG
941static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
942 struct nvme_completion *cqe)
943{
944 struct request *req;
adf68f21 945
83a12fb7
SG
946 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
947 dev_warn(nvmeq->dev->ctrl.device,
948 "invalid id %d completed on queue %d\n",
949 cqe->command_id, le16_to_cpu(cqe->sq_id));
950 return;
b60503ba
MW
951 }
952
83a12fb7
SG
953 /*
954 * AEN requests are special as they don't time out and can
955 * survive any kind of queue freeze and often don't respond to
956 * aborts. We don't even bother to allocate a struct request
957 * for them but rather special case them here.
958 */
959 if (unlikely(nvmeq->qid == 0 &&
38dabe21 960 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
83a12fb7
SG
961 nvme_complete_async_event(&nvmeq->dev->ctrl,
962 cqe->status, &cqe->result);
a0fa9647 963 return;
83a12fb7 964 }
b60503ba 965
e9d8a0fd 966 nvmeq->cqe_seen = 1;
83a12fb7
SG
967 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
968 nvme_end_request(req, cqe->status, cqe->result);
969}
b60503ba 970
920d13a8
SG
971static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
972 struct nvme_completion *cqe)
b60503ba 973{
920d13a8
SG
974 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
975 *cqe = nvmeq->cqes[nvmeq->cq_head];
adf68f21 976
920d13a8
SG
977 if (++nvmeq->cq_head == nvmeq->q_depth) {
978 nvmeq->cq_head = 0;
979 nvmeq->cq_phase = !nvmeq->cq_phase;
b60503ba 980 }
920d13a8 981 return true;
b60503ba 982 }
920d13a8 983 return false;
a0fa9647
JA
984}
985
986static void nvme_process_cq(struct nvme_queue *nvmeq)
987{
920d13a8
SG
988 struct nvme_completion cqe;
989 int consumed = 0;
b60503ba 990
920d13a8
SG
991 while (nvme_read_cqe(nvmeq, &cqe)) {
992 nvme_handle_cqe(nvmeq, &cqe);
993 consumed++;
920d13a8 994 }
eb281c82 995
e9d8a0fd 996 if (consumed)
920d13a8 997 nvme_ring_cq_doorbell(nvmeq);
b60503ba
MW
998}
999
1000static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
1001{
1002 irqreturn_t result;
1003 struct nvme_queue *nvmeq = data;
1004 spin_lock(&nvmeq->q_lock);
e9539f47
MW
1005 nvme_process_cq(nvmeq);
1006 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
1007 nvmeq->cqe_seen = 0;
58ffacb5
MW
1008 spin_unlock(&nvmeq->q_lock);
1009 return result;
1010}
1011
1012static irqreturn_t nvme_irq_check(int irq, void *data)
1013{
1014 struct nvme_queue *nvmeq = data;
d783e0bd
MR
1015 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1016 return IRQ_WAKE_THREAD;
1017 return IRQ_NONE;
58ffacb5
MW
1018}
1019
7776db1c 1020static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
a0fa9647 1021{
442e19b7
SG
1022 struct nvme_completion cqe;
1023 int found = 0, consumed = 0;
a0fa9647 1024
442e19b7
SG
1025 if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1026 return 0;
a0fa9647 1027
442e19b7
SG
1028 spin_lock_irq(&nvmeq->q_lock);
1029 while (nvme_read_cqe(nvmeq, &cqe)) {
1030 nvme_handle_cqe(nvmeq, &cqe);
1031 consumed++;
1032
1033 if (tag == cqe.command_id) {
1034 found = 1;
1035 break;
1036 }
1037 }
1038
1039 if (consumed)
1040 nvme_ring_cq_doorbell(nvmeq);
1041 spin_unlock_irq(&nvmeq->q_lock);
1042
1043 return found;
a0fa9647
JA
1044}
1045
7776db1c
KB
1046static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1047{
1048 struct nvme_queue *nvmeq = hctx->driver_data;
1049
1050 return __nvme_poll(nvmeq, tag);
1051}
1052
ad22c355 1053static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
b60503ba 1054{
f866fc42 1055 struct nvme_dev *dev = to_nvme_dev(ctrl);
9396dec9 1056 struct nvme_queue *nvmeq = dev->queues[0];
a4aea562 1057 struct nvme_command c;
b60503ba 1058
a4aea562
MB
1059 memset(&c, 0, sizeof(c));
1060 c.common.opcode = nvme_admin_async_event;
ad22c355 1061 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
3c0cf138 1062
9396dec9 1063 spin_lock_irq(&nvmeq->q_lock);
f866fc42 1064 __nvme_submit_cmd(nvmeq, &c);
9396dec9 1065 spin_unlock_irq(&nvmeq->q_lock);
f705f837
CH
1066}
1067
b60503ba 1068static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
f705f837 1069{
b60503ba
MW
1070 struct nvme_command c;
1071
1072 memset(&c, 0, sizeof(c));
1073 c.delete_queue.opcode = opcode;
1074 c.delete_queue.qid = cpu_to_le16(id);
1075
1c63dc66 1076 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1077}
1078
b60503ba
MW
1079static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1080 struct nvme_queue *nvmeq)
1081{
5750cb1c 1082 struct nvme_ctrl *ctrl = &dev->ctrl;
b60503ba
MW
1083 struct nvme_command c;
1084 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1085
5750cb1c
JA
1086 /*
1087 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1088 * set. Since URGENT priority is zeroes, it makes all queues
1089 * URGENT.
1090 */
1091 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1092 flags |= NVME_SQ_PRIO_MEDIUM;
1093
d29ec824 1094 /*
16772ae6 1095 * Note: we (ab)use the fact that the prp fields survive if no data
d29ec824
CH
1096 * is attached to the request.
1097 */
b60503ba
MW
1098 memset(&c, 0, sizeof(c));
1099 c.create_cq.opcode = nvme_admin_create_cq;
1100 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1101 c.create_cq.cqid = cpu_to_le16(qid);
1102 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1103 c.create_cq.cq_flags = cpu_to_le16(flags);
1104 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1105
1c63dc66 1106 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1107}
1108
1109static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1110 struct nvme_queue *nvmeq)
1111{
b60503ba 1112 struct nvme_command c;
81c1cd98 1113 int flags = NVME_QUEUE_PHYS_CONTIG;
b60503ba 1114
d29ec824 1115 /*
16772ae6 1116 * Note: we (ab)use the fact that the prp fields survive if no data
d29ec824
CH
1117 * is attached to the request.
1118 */
b60503ba
MW
1119 memset(&c, 0, sizeof(c));
1120 c.create_sq.opcode = nvme_admin_create_sq;
1121 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1122 c.create_sq.sqid = cpu_to_le16(qid);
1123 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1124 c.create_sq.sq_flags = cpu_to_le16(flags);
1125 c.create_sq.cqid = cpu_to_le16(qid);
1126
1c63dc66 1127 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1128}
1129
1130static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1131{
1132 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1133}
1134
1135static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1136{
1137 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1138}
1139
2a842aca 1140static void abort_endio(struct request *req, blk_status_t error)
bc5fc7e4 1141{
f4800d6d
CH
1142 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1143 struct nvme_queue *nvmeq = iod->nvmeq;
e44ac588 1144
27fa9bc5
CH
1145 dev_warn(nvmeq->dev->ctrl.device,
1146 "Abort status: 0x%x", nvme_req(req)->status);
e7a2a87d 1147 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
e7a2a87d 1148 blk_mq_free_request(req);
bc5fc7e4
MW
1149}
1150
b2a0eb1a
KB
1151static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1152{
1153
1154 /* If true, indicates loss of adapter communication, possibly by a
1155 * NVMe Subsystem reset.
1156 */
1157 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1158
1159 /* If there is a reset ongoing, we shouldn't reset again. */
1160 if (dev->ctrl.state == NVME_CTRL_RESETTING)
1161 return false;
1162
1163 /* We shouldn't reset unless the controller is on fatal error state
1164 * _or_ if we lost the communication with it.
1165 */
1166 if (!(csts & NVME_CSTS_CFS) && !nssro)
1167 return false;
1168
b2a0eb1a
KB
1169 return true;
1170}
1171
1172static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1173{
1174 /* Read a config register to help see what died. */
1175 u16 pci_status;
1176 int result;
1177
1178 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1179 &pci_status);
1180 if (result == PCIBIOS_SUCCESSFUL)
1181 dev_warn(dev->ctrl.device,
1182 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1183 csts, pci_status);
1184 else
1185 dev_warn(dev->ctrl.device,
1186 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1187 csts, result);
1188}
1189
31c7c7d2 1190static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
c30341dc 1191{
f4800d6d
CH
1192 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1193 struct nvme_queue *nvmeq = iod->nvmeq;
c30341dc 1194 struct nvme_dev *dev = nvmeq->dev;
a4aea562 1195 struct request *abort_req;
a4aea562 1196 struct nvme_command cmd;
b2a0eb1a
KB
1197 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1198
963e0db6
WX
1199 /* If PCI error recovery process is happening, we cannot reset or
1200 * the recovery mechanism will surely fail.
1201 */
1202 mb();
1203 if (pci_channel_offline(to_pci_dev(dev->dev)))
1204 return BLK_EH_RESET_TIMER;
1205
b2a0eb1a
KB
1206 /*
1207 * Reset immediately if the controller is failed
1208 */
1209 if (nvme_should_reset(dev, csts)) {
1210 nvme_warn_reset(dev, csts);
1211 nvme_dev_disable(dev, false);
d86c4d8e 1212 nvme_reset_ctrl(&dev->ctrl);
b2a0eb1a
KB
1213 return BLK_EH_HANDLED;
1214 }
c30341dc 1215
7776db1c
KB
1216 /*
1217 * Did we miss an interrupt?
1218 */
1219 if (__nvme_poll(nvmeq, req->tag)) {
1220 dev_warn(dev->ctrl.device,
1221 "I/O %d QID %d timeout, completion polled\n",
1222 req->tag, nvmeq->qid);
1223 return BLK_EH_HANDLED;
1224 }
1225
31c7c7d2 1226 /*
fd634f41
CH
1227 * Shutdown immediately if controller times out while starting. The
1228 * reset work will see the pci device disabled when it gets the forced
1229 * cancellation error. All outstanding requests are completed on
1230 * shutdown, so we return BLK_EH_HANDLED.
1231 */
bb8d261e 1232 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
1b3c47c1 1233 dev_warn(dev->ctrl.device,
fd634f41
CH
1234 "I/O %d QID %d timeout, disable controller\n",
1235 req->tag, nvmeq->qid);
a5cdb68c 1236 nvme_dev_disable(dev, false);
27fa9bc5 1237 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
fd634f41 1238 return BLK_EH_HANDLED;
c30341dc
KB
1239 }
1240
fd634f41
CH
1241 /*
1242 * Shutdown the controller immediately and schedule a reset if the
1243 * command was already aborted once before and still hasn't been
1244 * returned to the driver, or if this is the admin queue.
31c7c7d2 1245 */
f4800d6d 1246 if (!nvmeq->qid || iod->aborted) {
1b3c47c1 1247 dev_warn(dev->ctrl.device,
e1569a16
KB
1248 "I/O %d QID %d timeout, reset controller\n",
1249 req->tag, nvmeq->qid);
a5cdb68c 1250 nvme_dev_disable(dev, false);
d86c4d8e 1251 nvme_reset_ctrl(&dev->ctrl);
c30341dc 1252
e1569a16
KB
1253 /*
1254 * Mark the request as handled, since the inline shutdown
1255 * forces all outstanding requests to complete.
1256 */
27fa9bc5 1257 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
e1569a16 1258 return BLK_EH_HANDLED;
c30341dc 1259 }
c30341dc 1260
e7a2a87d 1261 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
6bf25d16 1262 atomic_inc(&dev->ctrl.abort_limit);
31c7c7d2 1263 return BLK_EH_RESET_TIMER;
6bf25d16 1264 }
7bf7d778 1265 iod->aborted = 1;
a4aea562 1266
c30341dc
KB
1267 memset(&cmd, 0, sizeof(cmd));
1268 cmd.abort.opcode = nvme_admin_abort_cmd;
a4aea562 1269 cmd.abort.cid = req->tag;
c30341dc 1270 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
c30341dc 1271
1b3c47c1
SG
1272 dev_warn(nvmeq->dev->ctrl.device,
1273 "I/O %d QID %d timeout, aborting\n",
1274 req->tag, nvmeq->qid);
e7a2a87d
CH
1275
1276 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
eb71f435 1277 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
e7a2a87d
CH
1278 if (IS_ERR(abort_req)) {
1279 atomic_inc(&dev->ctrl.abort_limit);
1280 return BLK_EH_RESET_TIMER;
1281 }
1282
1283 abort_req->timeout = ADMIN_TIMEOUT;
1284 abort_req->end_io_data = NULL;
1285 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
c30341dc 1286
31c7c7d2
CH
1287 /*
1288 * The aborted req will be completed on receiving the abort req.
1289 * We enable the timer again. If hit twice, it'll cause a device reset,
1290 * as the device then is in a faulty state.
1291 */
1292 return BLK_EH_RESET_TIMER;
c30341dc
KB
1293}
1294
a4aea562
MB
1295static void nvme_free_queue(struct nvme_queue *nvmeq)
1296{
9e866774
MW
1297 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1298 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
8ffaadf7
JD
1299 if (nvmeq->sq_cmds)
1300 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
9e866774
MW
1301 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1302 kfree(nvmeq);
1303}
1304
a1a5ef99 1305static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1306{
1307 int i;
1308
d858e5f0 1309 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
a4aea562 1310 struct nvme_queue *nvmeq = dev->queues[i];
d858e5f0 1311 dev->ctrl.queue_count--;
a4aea562 1312 dev->queues[i] = NULL;
f435c282 1313 nvme_free_queue(nvmeq);
121c7ad4 1314 }
22404274
KB
1315}
1316
4d115420
KB
1317/**
1318 * nvme_suspend_queue - put queue into suspended state
1319 * @nvmeq - queue to suspend
4d115420
KB
1320 */
1321static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1322{
2b25d981 1323 int vector;
b60503ba 1324
a09115b2 1325 spin_lock_irq(&nvmeq->q_lock);
2b25d981
KB
1326 if (nvmeq->cq_vector == -1) {
1327 spin_unlock_irq(&nvmeq->q_lock);
1328 return 1;
1329 }
0ff199cb 1330 vector = nvmeq->cq_vector;
42f61420 1331 nvmeq->dev->online_queues--;
2b25d981 1332 nvmeq->cq_vector = -1;
a09115b2
MW
1333 spin_unlock_irq(&nvmeq->q_lock);
1334
1c63dc66 1335 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
c81545f9 1336 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
6df3dbc8 1337
0ff199cb 1338 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
b60503ba 1339
4d115420
KB
1340 return 0;
1341}
b60503ba 1342
a5cdb68c 1343static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
4d115420 1344{
a5cdb68c 1345 struct nvme_queue *nvmeq = dev->queues[0];
4d115420
KB
1346
1347 if (!nvmeq)
1348 return;
1349 if (nvme_suspend_queue(nvmeq))
1350 return;
1351
a5cdb68c
KB
1352 if (shutdown)
1353 nvme_shutdown_ctrl(&dev->ctrl);
1354 else
20d0dfe6 1355 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
07836e65
KB
1356
1357 spin_lock_irq(&nvmeq->q_lock);
1358 nvme_process_cq(nvmeq);
1359 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1360}
1361
8ffaadf7
JD
1362static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1363 int entry_size)
1364{
1365 int q_depth = dev->q_depth;
5fd4ce1b
CH
1366 unsigned q_size_aligned = roundup(q_depth * entry_size,
1367 dev->ctrl.page_size);
8ffaadf7
JD
1368
1369 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
c45f5c99 1370 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
5fd4ce1b 1371 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
c45f5c99 1372 q_depth = div_u64(mem_per_q, entry_size);
8ffaadf7
JD
1373
1374 /*
1375 * Ensure the reduced q_depth is above some threshold where it
1376 * would be better to map queues in system memory with the
1377 * original depth
1378 */
1379 if (q_depth < 64)
1380 return -ENOMEM;
1381 }
1382
1383 return q_depth;
1384}
1385
1386static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1387 int qid, int depth)
1388{
1389 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
5fd4ce1b
CH
1390 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1391 dev->ctrl.page_size);
8969f1f8 1392 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
8ffaadf7
JD
1393 nvmeq->sq_cmds_io = dev->cmb + offset;
1394 } else {
1395 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1396 &nvmeq->sq_dma_addr, GFP_KERNEL);
1397 if (!nvmeq->sq_cmds)
1398 return -ENOMEM;
1399 }
1400
1401 return 0;
1402}
1403
b60503ba 1404static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
d3af3ecd 1405 int depth, int node)
b60503ba 1406{
d3af3ecd
SL
1407 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1408 node);
b60503ba
MW
1409 if (!nvmeq)
1410 return NULL;
1411
e75ec752 1412 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
4d51abf9 1413 &nvmeq->cq_dma_addr, GFP_KERNEL);
b60503ba
MW
1414 if (!nvmeq->cqes)
1415 goto free_nvmeq;
b60503ba 1416
8ffaadf7 1417 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
b60503ba
MW
1418 goto free_cqdma;
1419
e75ec752 1420 nvmeq->q_dmadev = dev->dev;
091b6092 1421 nvmeq->dev = dev;
b60503ba
MW
1422 spin_lock_init(&nvmeq->q_lock);
1423 nvmeq->cq_head = 0;
82123460 1424 nvmeq->cq_phase = 1;
b80d5ccc 1425 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba 1426 nvmeq->q_depth = depth;
c30341dc 1427 nvmeq->qid = qid;
758dd7fd 1428 nvmeq->cq_vector = -1;
a4aea562 1429 dev->queues[qid] = nvmeq;
d858e5f0 1430 dev->ctrl.queue_count++;
36a7e993 1431
b60503ba
MW
1432 return nvmeq;
1433
1434 free_cqdma:
e75ec752 1435 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1436 nvmeq->cq_dma_addr);
1437 free_nvmeq:
1438 kfree(nvmeq);
1439 return NULL;
1440}
1441
dca51e78 1442static int queue_request_irq(struct nvme_queue *nvmeq)
3001082c 1443{
0ff199cb
CH
1444 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1445 int nr = nvmeq->dev->ctrl.instance;
1446
1447 if (use_threaded_interrupts) {
1448 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1449 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1450 } else {
1451 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1452 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1453 }
3001082c
MW
1454}
1455
22404274 1456static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1457{
22404274 1458 struct nvme_dev *dev = nvmeq->dev;
b60503ba 1459
7be50e93 1460 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1461 nvmeq->sq_tail = 0;
1462 nvmeq->cq_head = 0;
1463 nvmeq->cq_phase = 1;
b80d5ccc 1464 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274 1465 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
f9f38e33 1466 nvme_dbbuf_init(dev, nvmeq, qid);
42f61420 1467 dev->online_queues++;
7be50e93 1468 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1469}
1470
1471static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1472{
1473 struct nvme_dev *dev = nvmeq->dev;
1474 int result;
3f85d50b 1475
2b25d981 1476 nvmeq->cq_vector = qid - 1;
b60503ba
MW
1477 result = adapter_alloc_cq(dev, qid, nvmeq);
1478 if (result < 0)
8c410b9f 1479 goto release_vector;
b60503ba
MW
1480
1481 result = adapter_alloc_sq(dev, qid, nvmeq);
1482 if (result < 0)
1483 goto release_cq;
1484
161b8be2 1485 nvme_init_queue(nvmeq, qid);
dca51e78 1486 result = queue_request_irq(nvmeq);
b60503ba
MW
1487 if (result < 0)
1488 goto release_sq;
1489
22404274 1490 return result;
b60503ba
MW
1491
1492 release_sq:
8c410b9f 1493 dev->online_queues--;
b60503ba
MW
1494 adapter_delete_sq(dev, qid);
1495 release_cq:
1496 adapter_delete_cq(dev, qid);
8c410b9f
JW
1497 release_vector:
1498 nvmeq->cq_vector = -1;
22404274 1499 return result;
b60503ba
MW
1500}
1501
f363b089 1502static const struct blk_mq_ops nvme_mq_admin_ops = {
d29ec824 1503 .queue_rq = nvme_queue_rq,
77f02a7a 1504 .complete = nvme_pci_complete_rq,
a4aea562 1505 .init_hctx = nvme_admin_init_hctx,
4af0e21c 1506 .exit_hctx = nvme_admin_exit_hctx,
0350815a 1507 .init_request = nvme_init_request,
a4aea562
MB
1508 .timeout = nvme_timeout,
1509};
1510
f363b089 1511static const struct blk_mq_ops nvme_mq_ops = {
a4aea562 1512 .queue_rq = nvme_queue_rq,
77f02a7a 1513 .complete = nvme_pci_complete_rq,
a4aea562
MB
1514 .init_hctx = nvme_init_hctx,
1515 .init_request = nvme_init_request,
dca51e78 1516 .map_queues = nvme_pci_map_queues,
a4aea562 1517 .timeout = nvme_timeout,
a0fa9647 1518 .poll = nvme_poll,
a4aea562
MB
1519};
1520
ea191d2f
KB
1521static void nvme_dev_remove_admin(struct nvme_dev *dev)
1522{
1c63dc66 1523 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
69d9a99c
KB
1524 /*
1525 * If the controller was reset during removal, it's possible
1526 * user requests may be waiting on a stopped queue. Start the
1527 * queue to flush these to completion.
1528 */
c81545f9 1529 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1c63dc66 1530 blk_cleanup_queue(dev->ctrl.admin_q);
ea191d2f
KB
1531 blk_mq_free_tag_set(&dev->admin_tagset);
1532 }
1533}
1534
a4aea562
MB
1535static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1536{
1c63dc66 1537 if (!dev->ctrl.admin_q) {
a4aea562
MB
1538 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1539 dev->admin_tagset.nr_hw_queues = 1;
e3e9d50c 1540
38dabe21 1541 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
a4aea562 1542 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
e75ec752 1543 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
a7a7cbe3 1544 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
d3484991 1545 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
a4aea562
MB
1546 dev->admin_tagset.driver_data = dev;
1547
1548 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1549 return -ENOMEM;
34b6c231 1550 dev->ctrl.admin_tagset = &dev->admin_tagset;
a4aea562 1551
1c63dc66
CH
1552 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1553 if (IS_ERR(dev->ctrl.admin_q)) {
a4aea562
MB
1554 blk_mq_free_tag_set(&dev->admin_tagset);
1555 return -ENOMEM;
1556 }
1c63dc66 1557 if (!blk_get_queue(dev->ctrl.admin_q)) {
ea191d2f 1558 nvme_dev_remove_admin(dev);
1c63dc66 1559 dev->ctrl.admin_q = NULL;
ea191d2f
KB
1560 return -ENODEV;
1561 }
0fb59cbc 1562 } else
c81545f9 1563 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
a4aea562
MB
1564
1565 return 0;
1566}
1567
97f6ef64
XY
1568static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1569{
1570 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1571}
1572
1573static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1574{
1575 struct pci_dev *pdev = to_pci_dev(dev->dev);
1576
1577 if (size <= dev->bar_mapped_size)
1578 return 0;
1579 if (size > pci_resource_len(pdev, 0))
1580 return -ENOMEM;
1581 if (dev->bar)
1582 iounmap(dev->bar);
1583 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1584 if (!dev->bar) {
1585 dev->bar_mapped_size = 0;
1586 return -ENOMEM;
1587 }
1588 dev->bar_mapped_size = size;
1589 dev->dbs = dev->bar + NVME_REG_DBS;
1590
1591 return 0;
1592}
1593
01ad0990 1594static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1595{
ba47e386 1596 int result;
b60503ba
MW
1597 u32 aqa;
1598 struct nvme_queue *nvmeq;
1599
97f6ef64
XY
1600 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1601 if (result < 0)
1602 return result;
1603
8ef2074d 1604 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
20d0dfe6 1605 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
dfbac8c7 1606
7a67cbea
CH
1607 if (dev->subsystem &&
1608 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1609 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
dfbac8c7 1610
20d0dfe6 1611 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
ba47e386
MW
1612 if (result < 0)
1613 return result;
b60503ba 1614
a4aea562 1615 nvmeq = dev->queues[0];
cd638946 1616 if (!nvmeq) {
d3af3ecd
SL
1617 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1618 dev_to_node(dev->dev));
cd638946
KB
1619 if (!nvmeq)
1620 return -ENOMEM;
cd638946 1621 }
b60503ba
MW
1622
1623 aqa = nvmeq->q_depth - 1;
1624 aqa |= aqa << 16;
1625
7a67cbea
CH
1626 writel(aqa, dev->bar + NVME_REG_AQA);
1627 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1628 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
b60503ba 1629
20d0dfe6 1630 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
025c557a 1631 if (result)
d4875622 1632 return result;
a4aea562 1633
2b25d981 1634 nvmeq->cq_vector = 0;
161b8be2 1635 nvme_init_queue(nvmeq, 0);
dca51e78 1636 result = queue_request_irq(nvmeq);
758dd7fd
JD
1637 if (result) {
1638 nvmeq->cq_vector = -1;
d4875622 1639 return result;
758dd7fd 1640 }
025c557a 1641
b60503ba
MW
1642 return result;
1643}
1644
749941f2 1645static int nvme_create_io_queues(struct nvme_dev *dev)
42f61420 1646{
949928c1 1647 unsigned i, max;
749941f2 1648 int ret = 0;
42f61420 1649
d858e5f0 1650 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
d3af3ecd
SL
1651 /* vector == qid - 1, match nvme_create_queue */
1652 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1653 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
749941f2 1654 ret = -ENOMEM;
42f61420 1655 break;
749941f2
CH
1656 }
1657 }
42f61420 1658
d858e5f0 1659 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
949928c1 1660 for (i = dev->online_queues; i <= max; i++) {
749941f2 1661 ret = nvme_create_queue(dev->queues[i], i);
d4875622 1662 if (ret)
42f61420 1663 break;
27e8166c 1664 }
749941f2
CH
1665
1666 /*
1667 * Ignore failing Create SQ/CQ commands, we can continue with less
1668 * than the desired aount of queues, and even a controller without
1669 * I/O queues an still be used to issue admin commands. This might
1670 * be useful to upgrade a buggy firmware for example.
1671 */
1672 return ret >= 0 ? 0 : ret;
b60503ba
MW
1673}
1674
202021c1
SB
1675static ssize_t nvme_cmb_show(struct device *dev,
1676 struct device_attribute *attr,
1677 char *buf)
1678{
1679 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1680
c965809c 1681 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
202021c1
SB
1682 ndev->cmbloc, ndev->cmbsz);
1683}
1684static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1685
8ffaadf7
JD
1686static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1687{
1688 u64 szu, size, offset;
8ffaadf7
JD
1689 resource_size_t bar_size;
1690 struct pci_dev *pdev = to_pci_dev(dev->dev);
1691 void __iomem *cmb;
8969f1f8 1692 int bar;
8ffaadf7 1693
7a67cbea 1694 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
8ffaadf7
JD
1695 if (!(NVME_CMB_SZ(dev->cmbsz)))
1696 return NULL;
202021c1 1697 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
8ffaadf7 1698
202021c1
SB
1699 if (!use_cmb_sqes)
1700 return NULL;
8ffaadf7
JD
1701
1702 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1703 size = szu * NVME_CMB_SZ(dev->cmbsz);
202021c1 1704 offset = szu * NVME_CMB_OFST(dev->cmbloc);
8969f1f8
CH
1705 bar = NVME_CMB_BIR(dev->cmbloc);
1706 bar_size = pci_resource_len(pdev, bar);
8ffaadf7
JD
1707
1708 if (offset > bar_size)
1709 return NULL;
1710
1711 /*
1712 * Controllers may support a CMB size larger than their BAR,
1713 * for example, due to being behind a bridge. Reduce the CMB to
1714 * the reported size of the BAR
1715 */
1716 if (size > bar_size - offset)
1717 size = bar_size - offset;
1718
8969f1f8 1719 cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
8ffaadf7
JD
1720 if (!cmb)
1721 return NULL;
1722
8969f1f8 1723 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
8ffaadf7
JD
1724 dev->cmb_size = size;
1725 return cmb;
1726}
1727
1728static inline void nvme_release_cmb(struct nvme_dev *dev)
1729{
1730 if (dev->cmb) {
1731 iounmap(dev->cmb);
1732 dev->cmb = NULL;
1c78f773
MG
1733 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1734 &dev_attr_cmb.attr, NULL);
1735 dev->cmbsz = 0;
8ffaadf7
JD
1736 }
1737}
1738
87ad72a5
CH
1739static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
1740{
4033f35d 1741 u64 dma_addr = dev->host_mem_descs_dma;
87ad72a5 1742 struct nvme_command c;
87ad72a5
CH
1743 int ret;
1744
87ad72a5
CH
1745 memset(&c, 0, sizeof(c));
1746 c.features.opcode = nvme_admin_set_features;
1747 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1748 c.features.dword11 = cpu_to_le32(bits);
1749 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1750 ilog2(dev->ctrl.page_size));
1751 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1752 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1753 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1754
1755 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1756 if (ret) {
1757 dev_warn(dev->ctrl.device,
1758 "failed to set host mem (err %d, flags %#x).\n",
1759 ret, bits);
1760 }
87ad72a5
CH
1761 return ret;
1762}
1763
1764static void nvme_free_host_mem(struct nvme_dev *dev)
1765{
1766 int i;
1767
1768 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1769 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1770 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1771
1772 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1773 le64_to_cpu(desc->addr));
1774 }
1775
1776 kfree(dev->host_mem_desc_bufs);
1777 dev->host_mem_desc_bufs = NULL;
4033f35d
CH
1778 dma_free_coherent(dev->dev,
1779 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1780 dev->host_mem_descs, dev->host_mem_descs_dma);
87ad72a5 1781 dev->host_mem_descs = NULL;
7e5dd57e 1782 dev->nr_host_mem_descs = 0;
87ad72a5
CH
1783}
1784
92dc6895
CH
1785static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1786 u32 chunk_size)
9d713c2b 1787{
87ad72a5 1788 struct nvme_host_mem_buf_desc *descs;
92dc6895 1789 u32 max_entries, len;
4033f35d 1790 dma_addr_t descs_dma;
2ee0e4ed 1791 int i = 0;
87ad72a5 1792 void **bufs;
2ee0e4ed 1793 u64 size = 0, tmp;
87ad72a5 1794
87ad72a5
CH
1795 tmp = (preferred + chunk_size - 1);
1796 do_div(tmp, chunk_size);
1797 max_entries = tmp;
044a9df1
CH
1798
1799 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1800 max_entries = dev->ctrl.hmmaxd;
1801
4033f35d
CH
1802 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1803 &descs_dma, GFP_KERNEL);
87ad72a5
CH
1804 if (!descs)
1805 goto out;
1806
1807 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1808 if (!bufs)
1809 goto out_free_descs;
1810
244a8fe4 1811 for (size = 0; size < preferred && i < max_entries; size += len) {
87ad72a5
CH
1812 dma_addr_t dma_addr;
1813
50cdb7c6 1814 len = min_t(u64, chunk_size, preferred - size);
87ad72a5
CH
1815 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1816 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1817 if (!bufs[i])
1818 break;
1819
1820 descs[i].addr = cpu_to_le64(dma_addr);
1821 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1822 i++;
1823 }
1824
92dc6895 1825 if (!size)
87ad72a5 1826 goto out_free_bufs;
87ad72a5 1827
87ad72a5
CH
1828 dev->nr_host_mem_descs = i;
1829 dev->host_mem_size = size;
1830 dev->host_mem_descs = descs;
4033f35d 1831 dev->host_mem_descs_dma = descs_dma;
87ad72a5
CH
1832 dev->host_mem_desc_bufs = bufs;
1833 return 0;
1834
1835out_free_bufs:
1836 while (--i >= 0) {
1837 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1838
1839 dma_free_coherent(dev->dev, size, bufs[i],
1840 le64_to_cpu(descs[i].addr));
1841 }
1842
1843 kfree(bufs);
1844out_free_descs:
4033f35d
CH
1845 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1846 descs_dma);
87ad72a5 1847out:
87ad72a5
CH
1848 dev->host_mem_descs = NULL;
1849 return -ENOMEM;
1850}
1851
92dc6895
CH
1852static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1853{
1854 u32 chunk_size;
1855
1856 /* start big and work our way down */
30f92d62 1857 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
044a9df1 1858 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
92dc6895
CH
1859 chunk_size /= 2) {
1860 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1861 if (!min || dev->host_mem_size >= min)
1862 return 0;
1863 nvme_free_host_mem(dev);
1864 }
1865 }
1866
1867 return -ENOMEM;
1868}
1869
9620cfba 1870static int nvme_setup_host_mem(struct nvme_dev *dev)
87ad72a5
CH
1871{
1872 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1873 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1874 u64 min = (u64)dev->ctrl.hmmin * 4096;
1875 u32 enable_bits = NVME_HOST_MEM_ENABLE;
9620cfba 1876 int ret = 0;
87ad72a5
CH
1877
1878 preferred = min(preferred, max);
1879 if (min > max) {
1880 dev_warn(dev->ctrl.device,
1881 "min host memory (%lld MiB) above limit (%d MiB).\n",
1882 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1883 nvme_free_host_mem(dev);
9620cfba 1884 return 0;
87ad72a5
CH
1885 }
1886
1887 /*
1888 * If we already have a buffer allocated check if we can reuse it.
1889 */
1890 if (dev->host_mem_descs) {
1891 if (dev->host_mem_size >= min)
1892 enable_bits |= NVME_HOST_MEM_RETURN;
1893 else
1894 nvme_free_host_mem(dev);
1895 }
1896
1897 if (!dev->host_mem_descs) {
92dc6895
CH
1898 if (nvme_alloc_host_mem(dev, min, preferred)) {
1899 dev_warn(dev->ctrl.device,
1900 "failed to allocate host memory buffer.\n");
9620cfba 1901 return 0; /* controller must work without HMB */
92dc6895
CH
1902 }
1903
1904 dev_info(dev->ctrl.device,
1905 "allocated %lld MiB host memory buffer.\n",
1906 dev->host_mem_size >> ilog2(SZ_1M));
87ad72a5
CH
1907 }
1908
9620cfba
CH
1909 ret = nvme_set_host_mem(dev, enable_bits);
1910 if (ret)
87ad72a5 1911 nvme_free_host_mem(dev);
9620cfba 1912 return ret;
9d713c2b
KB
1913}
1914
8d85fce7 1915static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 1916{
a4aea562 1917 struct nvme_queue *adminq = dev->queues[0];
e75ec752 1918 struct pci_dev *pdev = to_pci_dev(dev->dev);
97f6ef64
XY
1919 int result, nr_io_queues;
1920 unsigned long size;
b60503ba 1921
77aa379d 1922 nr_io_queues = num_possible_cpus();
9a0be7ab
CH
1923 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1924 if (result < 0)
1b23484b 1925 return result;
9a0be7ab 1926
f5fa90dc 1927 if (nr_io_queues == 0)
a5229050 1928 return 0;
b60503ba 1929
8ffaadf7
JD
1930 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1931 result = nvme_cmb_qdepth(dev, nr_io_queues,
1932 sizeof(struct nvme_command));
1933 if (result > 0)
1934 dev->q_depth = result;
1935 else
1936 nvme_release_cmb(dev);
1937 }
1938
97f6ef64
XY
1939 do {
1940 size = db_bar_size(dev, nr_io_queues);
1941 result = nvme_remap_bar(dev, size);
1942 if (!result)
1943 break;
1944 if (!--nr_io_queues)
1945 return -ENOMEM;
1946 } while (1);
1947 adminq->q_db = dev->dbs;
f1938f6e 1948
9d713c2b 1949 /* Deregister the admin queue's interrupt */
0ff199cb 1950 pci_free_irq(pdev, 0, adminq);
9d713c2b 1951
e32efbfc
JA
1952 /*
1953 * If we enable msix early due to not intx, disable it again before
1954 * setting up the full range we need.
1955 */
dca51e78
CH
1956 pci_free_irq_vectors(pdev);
1957 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1958 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1959 if (nr_io_queues <= 0)
1960 return -EIO;
1961 dev->max_qid = nr_io_queues;
fa08a396 1962
063a8096
MW
1963 /*
1964 * Should investigate if there's a performance win from allocating
1965 * more queues than interrupt vectors; it might allow the submission
1966 * path to scale better, even if the receive path is limited by the
1967 * number of interrupts.
1968 */
063a8096 1969
dca51e78 1970 result = queue_request_irq(adminq);
758dd7fd
JD
1971 if (result) {
1972 adminq->cq_vector = -1;
d4875622 1973 return result;
758dd7fd 1974 }
749941f2 1975 return nvme_create_io_queues(dev);
b60503ba
MW
1976}
1977
2a842aca 1978static void nvme_del_queue_end(struct request *req, blk_status_t error)
a5768aa8 1979{
db3cbfff 1980 struct nvme_queue *nvmeq = req->end_io_data;
b5875222 1981
db3cbfff
KB
1982 blk_mq_free_request(req);
1983 complete(&nvmeq->dev->ioq_wait);
a5768aa8
KB
1984}
1985
2a842aca 1986static void nvme_del_cq_end(struct request *req, blk_status_t error)
a5768aa8 1987{
db3cbfff 1988 struct nvme_queue *nvmeq = req->end_io_data;
a5768aa8 1989
db3cbfff
KB
1990 if (!error) {
1991 unsigned long flags;
1992
2e39e0f6
ML
1993 /*
1994 * We might be called with the AQ q_lock held
1995 * and the I/O queue q_lock should always
1996 * nest inside the AQ one.
1997 */
1998 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1999 SINGLE_DEPTH_NESTING);
db3cbfff
KB
2000 nvme_process_cq(nvmeq);
2001 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
a5768aa8 2002 }
db3cbfff
KB
2003
2004 nvme_del_queue_end(req, error);
a5768aa8
KB
2005}
2006
db3cbfff 2007static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
bda4e0fb 2008{
db3cbfff
KB
2009 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2010 struct request *req;
2011 struct nvme_command cmd;
bda4e0fb 2012
db3cbfff
KB
2013 memset(&cmd, 0, sizeof(cmd));
2014 cmd.delete_queue.opcode = opcode;
2015 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
bda4e0fb 2016
eb71f435 2017 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
db3cbfff
KB
2018 if (IS_ERR(req))
2019 return PTR_ERR(req);
bda4e0fb 2020
db3cbfff
KB
2021 req->timeout = ADMIN_TIMEOUT;
2022 req->end_io_data = nvmeq;
2023
2024 blk_execute_rq_nowait(q, NULL, req, false,
2025 opcode == nvme_admin_delete_cq ?
2026 nvme_del_cq_end : nvme_del_queue_end);
2027 return 0;
bda4e0fb
KB
2028}
2029
70659060 2030static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
a5768aa8 2031{
70659060 2032 int pass;
db3cbfff
KB
2033 unsigned long timeout;
2034 u8 opcode = nvme_admin_delete_sq;
a5768aa8 2035
db3cbfff 2036 for (pass = 0; pass < 2; pass++) {
014a0d60 2037 int sent = 0, i = queues;
db3cbfff
KB
2038
2039 reinit_completion(&dev->ioq_wait);
2040 retry:
2041 timeout = ADMIN_TIMEOUT;
c21377f8
GKB
2042 for (; i > 0; i--, sent++)
2043 if (nvme_delete_queue(dev->queues[i], opcode))
db3cbfff 2044 break;
c21377f8 2045
db3cbfff
KB
2046 while (sent--) {
2047 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2048 if (timeout == 0)
2049 return;
2050 if (i)
2051 goto retry;
2052 }
2053 opcode = nvme_admin_delete_cq;
2054 }
a5768aa8
KB
2055}
2056
422ef0c7
MW
2057/*
2058 * Return: error value if an error occurred setting up the queues or calling
2059 * Identify Device. 0 if these succeeded, even if adding some of the
2060 * namespaces failed. At the moment, these failures are silent. TBD which
2061 * failures should be reported.
2062 */
8d85fce7 2063static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 2064{
5bae7f73 2065 if (!dev->ctrl.tagset) {
ffe7704d
KB
2066 dev->tagset.ops = &nvme_mq_ops;
2067 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2068 dev->tagset.timeout = NVME_IO_TIMEOUT;
2069 dev->tagset.numa_node = dev_to_node(dev->dev);
2070 dev->tagset.queue_depth =
a4aea562 2071 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
a7a7cbe3
CK
2072 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2073 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2074 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2075 nvme_pci_cmd_size(dev, true));
2076 }
ffe7704d
KB
2077 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2078 dev->tagset.driver_data = dev;
b60503ba 2079
ffe7704d
KB
2080 if (blk_mq_alloc_tag_set(&dev->tagset))
2081 return 0;
5bae7f73 2082 dev->ctrl.tagset = &dev->tagset;
f9f38e33
HK
2083
2084 nvme_dbbuf_set(dev);
949928c1
KB
2085 } else {
2086 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2087
2088 /* Free previously allocated queues that are no longer usable */
2089 nvme_free_queues(dev, dev->online_queues);
ffe7704d 2090 }
949928c1 2091
e1e5e564 2092 return 0;
b60503ba
MW
2093}
2094
b00a726a 2095static int nvme_pci_enable(struct nvme_dev *dev)
0877cb0d 2096{
b00a726a 2097 int result = -ENOMEM;
e75ec752 2098 struct pci_dev *pdev = to_pci_dev(dev->dev);
0877cb0d
KB
2099
2100 if (pci_enable_device_mem(pdev))
2101 return result;
2102
0877cb0d 2103 pci_set_master(pdev);
0877cb0d 2104
e75ec752
CH
2105 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2106 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
052d0efa 2107 goto disable;
0877cb0d 2108
7a67cbea 2109 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
0e53d180 2110 result = -ENODEV;
b00a726a 2111 goto disable;
0e53d180 2112 }
e32efbfc
JA
2113
2114 /*
a5229050
KB
2115 * Some devices and/or platforms don't advertise or work with INTx
2116 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2117 * adjust this later.
e32efbfc 2118 */
dca51e78
CH
2119 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2120 if (result < 0)
2121 return result;
e32efbfc 2122
20d0dfe6 2123 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
7a67cbea 2124
20d0dfe6 2125 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
b27c1e68 2126 io_queue_depth);
20d0dfe6 2127 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
7a67cbea 2128 dev->dbs = dev->bar + 4096;
1f390c1f
SG
2129
2130 /*
2131 * Temporary fix for the Apple controller found in the MacBook8,1 and
2132 * some MacBook7,1 to avoid controller resets and data loss.
2133 */
2134 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2135 dev->q_depth = 2;
9bdcfb10
CH
2136 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2137 "set queue depth=%u to work around controller resets\n",
1f390c1f 2138 dev->q_depth);
d554b5e1
MP
2139 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2140 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
20d0dfe6 2141 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
d554b5e1
MP
2142 dev->q_depth = 64;
2143 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2144 "set queue depth=%u\n", dev->q_depth);
1f390c1f
SG
2145 }
2146
202021c1
SB
2147 /*
2148 * CMBs can currently only exist on >=1.2 PCIe devices. We only
1c78f773
MG
2149 * populate sysfs if a CMB is implemented. Since nvme_dev_attrs_group
2150 * has no name we can pass NULL as final argument to
2151 * sysfs_add_file_to_group.
202021c1
SB
2152 */
2153
8ef2074d 2154 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
8ffaadf7 2155 dev->cmb = nvme_map_cmb(dev);
1c78f773 2156 if (dev->cmb) {
202021c1
SB
2157 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
2158 &dev_attr_cmb.attr, NULL))
9bdcfb10 2159 dev_warn(dev->ctrl.device,
202021c1
SB
2160 "failed to add sysfs attribute for CMB\n");
2161 }
2162 }
2163
a0a3408e
KB
2164 pci_enable_pcie_error_reporting(pdev);
2165 pci_save_state(pdev);
0877cb0d
KB
2166 return 0;
2167
2168 disable:
0877cb0d
KB
2169 pci_disable_device(pdev);
2170 return result;
2171}
2172
2173static void nvme_dev_unmap(struct nvme_dev *dev)
b00a726a
KB
2174{
2175 if (dev->bar)
2176 iounmap(dev->bar);
a1f447b3 2177 pci_release_mem_regions(to_pci_dev(dev->dev));
b00a726a
KB
2178}
2179
2180static void nvme_pci_disable(struct nvme_dev *dev)
0877cb0d 2181{
e75ec752
CH
2182 struct pci_dev *pdev = to_pci_dev(dev->dev);
2183
f63572df 2184 nvme_release_cmb(dev);
dca51e78 2185 pci_free_irq_vectors(pdev);
0877cb0d 2186
a0a3408e
KB
2187 if (pci_is_enabled(pdev)) {
2188 pci_disable_pcie_error_reporting(pdev);
e75ec752 2189 pci_disable_device(pdev);
4d115420 2190 }
4d115420
KB
2191}
2192
a5cdb68c 2193static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
b60503ba 2194{
70659060 2195 int i, queues;
302ad8cc
KB
2196 bool dead = true;
2197 struct pci_dev *pdev = to_pci_dev(dev->dev);
22404274 2198
77bf25ea 2199 mutex_lock(&dev->shutdown_lock);
302ad8cc
KB
2200 if (pci_is_enabled(pdev)) {
2201 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2202
ebef7368
KB
2203 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2204 dev->ctrl.state == NVME_CTRL_RESETTING)
302ad8cc
KB
2205 nvme_start_freeze(&dev->ctrl);
2206 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2207 pdev->error_state != pci_channel_io_normal);
c9d3bf88 2208 }
c21377f8 2209
302ad8cc
KB
2210 /*
2211 * Give the controller a chance to complete all entered requests if
2212 * doing a safe shutdown.
2213 */
87ad72a5
CH
2214 if (!dead) {
2215 if (shutdown)
2216 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2217
2218 /*
2219 * If the controller is still alive tell it to stop using the
2220 * host memory buffer. In theory the shutdown / reset should
2221 * make sure that it doesn't access the host memoery anymore,
2222 * but I'd rather be safe than sorry..
2223 */
2224 if (dev->host_mem_descs)
2225 nvme_set_host_mem(dev, 0);
2226
2227 }
302ad8cc
KB
2228 nvme_stop_queues(&dev->ctrl);
2229
70659060 2230 queues = dev->online_queues - 1;
d858e5f0 2231 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
c21377f8
GKB
2232 nvme_suspend_queue(dev->queues[i]);
2233
302ad8cc 2234 if (dead) {
82469c59
GKB
2235 /* A device might become IO incapable very soon during
2236 * probe, before the admin queue is configured. Thus,
2237 * queue_count can be 0 here.
2238 */
d858e5f0 2239 if (dev->ctrl.queue_count)
82469c59 2240 nvme_suspend_queue(dev->queues[0]);
4d115420 2241 } else {
70659060 2242 nvme_disable_io_queues(dev, queues);
a5cdb68c 2243 nvme_disable_admin_queue(dev, shutdown);
4d115420 2244 }
b00a726a 2245 nvme_pci_disable(dev);
07836e65 2246
e1958e65
ML
2247 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2248 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
302ad8cc
KB
2249
2250 /*
2251 * The driver will not be starting up queues again if shutting down so
2252 * must flush all entered requests to their failed completion to avoid
2253 * deadlocking blk-mq hot-cpu notifier.
2254 */
2255 if (shutdown)
2256 nvme_start_queues(&dev->ctrl);
77bf25ea 2257 mutex_unlock(&dev->shutdown_lock);
b60503ba
MW
2258}
2259
091b6092
MW
2260static int nvme_setup_prp_pools(struct nvme_dev *dev)
2261{
e75ec752 2262 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
091b6092
MW
2263 PAGE_SIZE, PAGE_SIZE, 0);
2264 if (!dev->prp_page_pool)
2265 return -ENOMEM;
2266
99802a7a 2267 /* Optimisation for I/Os between 4k and 128k */
e75ec752 2268 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
99802a7a
MW
2269 256, 256, 0);
2270 if (!dev->prp_small_pool) {
2271 dma_pool_destroy(dev->prp_page_pool);
2272 return -ENOMEM;
2273 }
091b6092
MW
2274 return 0;
2275}
2276
2277static void nvme_release_prp_pools(struct nvme_dev *dev)
2278{
2279 dma_pool_destroy(dev->prp_page_pool);
99802a7a 2280 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
2281}
2282
1673f1f0 2283static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
5e82e952 2284{
1673f1f0 2285 struct nvme_dev *dev = to_nvme_dev(ctrl);
9ac27090 2286
f9f38e33 2287 nvme_dbbuf_dma_free(dev);
e75ec752 2288 put_device(dev->dev);
4af0e21c
KB
2289 if (dev->tagset.tags)
2290 blk_mq_free_tag_set(&dev->tagset);
1c63dc66
CH
2291 if (dev->ctrl.admin_q)
2292 blk_put_queue(dev->ctrl.admin_q);
5e82e952 2293 kfree(dev->queues);
e286bcfc 2294 free_opal_dev(dev->ctrl.opal_dev);
5e82e952
KB
2295 kfree(dev);
2296}
2297
f58944e2
KB
2298static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2299{
237045fc 2300 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
f58944e2 2301
d22524a4 2302 nvme_get_ctrl(&dev->ctrl);
69d9a99c 2303 nvme_dev_disable(dev, false);
03e0f3a6 2304 if (!queue_work(nvme_wq, &dev->remove_work))
f58944e2
KB
2305 nvme_put_ctrl(&dev->ctrl);
2306}
2307
fd634f41 2308static void nvme_reset_work(struct work_struct *work)
5e82e952 2309{
d86c4d8e
CH
2310 struct nvme_dev *dev =
2311 container_of(work, struct nvme_dev, ctrl.reset_work);
a98e58e5 2312 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
f58944e2 2313 int result = -ENODEV;
5e82e952 2314
82b057ca 2315 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
fd634f41 2316 goto out;
5e82e952 2317
fd634f41
CH
2318 /*
2319 * If we're called to reset a live controller first shut it down before
2320 * moving on.
2321 */
b00a726a 2322 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
a5cdb68c 2323 nvme_dev_disable(dev, false);
5e82e952 2324
b00a726a 2325 result = nvme_pci_enable(dev);
f0b50732 2326 if (result)
3cf519b5 2327 goto out;
f0b50732 2328
01ad0990 2329 result = nvme_pci_configure_admin_queue(dev);
f0b50732 2330 if (result)
f58944e2 2331 goto out;
f0b50732 2332
0fb59cbc
KB
2333 result = nvme_alloc_admin_tags(dev);
2334 if (result)
f58944e2 2335 goto out;
b9afca3e 2336
ce4541f4
CH
2337 result = nvme_init_identify(&dev->ctrl);
2338 if (result)
f58944e2 2339 goto out;
ce4541f4 2340
e286bcfc
SB
2341 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2342 if (!dev->ctrl.opal_dev)
2343 dev->ctrl.opal_dev =
2344 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2345 else if (was_suspend)
2346 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2347 } else {
2348 free_opal_dev(dev->ctrl.opal_dev);
2349 dev->ctrl.opal_dev = NULL;
4f1244c8 2350 }
a98e58e5 2351
f9f38e33
HK
2352 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2353 result = nvme_dbbuf_dma_alloc(dev);
2354 if (result)
2355 dev_warn(dev->dev,
2356 "unable to allocate dma for dbbuf\n");
2357 }
2358
9620cfba
CH
2359 if (dev->ctrl.hmpre) {
2360 result = nvme_setup_host_mem(dev);
2361 if (result < 0)
2362 goto out;
2363 }
87ad72a5 2364
f0b50732 2365 result = nvme_setup_io_queues(dev);
badc34d4 2366 if (result)
f58944e2 2367 goto out;
f0b50732 2368
2659e57b
CH
2369 /*
2370 * Keep the controller around but remove all namespaces if we don't have
2371 * any working I/O queue.
2372 */
3cf519b5 2373 if (dev->online_queues < 2) {
1b3c47c1 2374 dev_warn(dev->ctrl.device, "IO queues not created\n");
3b24774e 2375 nvme_kill_queues(&dev->ctrl);
5bae7f73 2376 nvme_remove_namespaces(&dev->ctrl);
3cf519b5 2377 } else {
25646264 2378 nvme_start_queues(&dev->ctrl);
302ad8cc 2379 nvme_wait_freeze(&dev->ctrl);
3cf519b5 2380 nvme_dev_add(dev);
302ad8cc 2381 nvme_unfreeze(&dev->ctrl);
3cf519b5
CH
2382 }
2383
bb8d261e
CH
2384 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2385 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2386 goto out;
2387 }
92911a55 2388
d09f2b45 2389 nvme_start_ctrl(&dev->ctrl);
3cf519b5 2390 return;
f0b50732 2391
3cf519b5 2392 out:
f58944e2 2393 nvme_remove_dead_ctrl(dev, result);
f0b50732
KB
2394}
2395
5c8809e6 2396static void nvme_remove_dead_ctrl_work(struct work_struct *work)
9a6b9458 2397{
5c8809e6 2398 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
e75ec752 2399 struct pci_dev *pdev = to_pci_dev(dev->dev);
9a6b9458 2400
69d9a99c 2401 nvme_kill_queues(&dev->ctrl);
9a6b9458 2402 if (pci_get_drvdata(pdev))
921920ab 2403 device_release_driver(&pdev->dev);
1673f1f0 2404 nvme_put_ctrl(&dev->ctrl);
9a6b9458
KB
2405}
2406
1c63dc66 2407static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
9ca97374 2408{
1c63dc66 2409 *val = readl(to_nvme_dev(ctrl)->bar + off);
90667892 2410 return 0;
9ca97374
TH
2411}
2412
5fd4ce1b 2413static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
4cc06521 2414{
5fd4ce1b
CH
2415 writel(val, to_nvme_dev(ctrl)->bar + off);
2416 return 0;
2417}
4cc06521 2418
7fd8930f
CH
2419static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2420{
2421 *val = readq(to_nvme_dev(ctrl)->bar + off);
2422 return 0;
4cc06521
KB
2423}
2424
1c63dc66 2425static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
1a353d85 2426 .name = "pcie",
e439bb12 2427 .module = THIS_MODULE,
c81bfba9 2428 .flags = NVME_F_METADATA_SUPPORTED,
1c63dc66 2429 .reg_read32 = nvme_pci_reg_read32,
5fd4ce1b 2430 .reg_write32 = nvme_pci_reg_write32,
7fd8930f 2431 .reg_read64 = nvme_pci_reg_read64,
1673f1f0 2432 .free_ctrl = nvme_pci_free_ctrl,
f866fc42 2433 .submit_async_event = nvme_pci_submit_async_event,
1c63dc66 2434};
4cc06521 2435
b00a726a
KB
2436static int nvme_dev_map(struct nvme_dev *dev)
2437{
b00a726a
KB
2438 struct pci_dev *pdev = to_pci_dev(dev->dev);
2439
a1f447b3 2440 if (pci_request_mem_regions(pdev, "nvme"))
b00a726a
KB
2441 return -ENODEV;
2442
97f6ef64 2443 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
b00a726a
KB
2444 goto release;
2445
9fa196e7 2446 return 0;
b00a726a 2447 release:
9fa196e7
MG
2448 pci_release_mem_regions(pdev);
2449 return -ENODEV;
b00a726a
KB
2450}
2451
8427bbc2 2452static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
ff5350a8
AL
2453{
2454 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2455 /*
2456 * Several Samsung devices seem to drop off the PCIe bus
2457 * randomly when APST is on and uses the deepest sleep state.
2458 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2459 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2460 * 950 PRO 256GB", but it seems to be restricted to two Dell
2461 * laptops.
2462 */
2463 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2464 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2465 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2466 return NVME_QUIRK_NO_DEEPEST_PS;
8427bbc2
KHF
2467 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2468 /*
2469 * Samsung SSD 960 EVO drops off the PCIe bus after system
8ec9bf9c
JJ
2470 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2471 * within few minutes after bootup on a Coffee Lake board -
2472 * ASUS PRIME Z370-A
8427bbc2
KHF
2473 */
2474 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
8ec9bf9c
JJ
2475 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2476 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
8427bbc2 2477 return NVME_QUIRK_NO_APST;
ff5350a8
AL
2478 }
2479
2480 return 0;
2481}
2482
8d85fce7 2483static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 2484{
a4aea562 2485 int node, result = -ENOMEM;
b60503ba 2486 struct nvme_dev *dev;
ff5350a8 2487 unsigned long quirks = id->driver_data;
b60503ba 2488
a4aea562
MB
2489 node = dev_to_node(&pdev->dev);
2490 if (node == NUMA_NO_NODE)
2fa84351 2491 set_dev_node(&pdev->dev, first_memory_node);
a4aea562
MB
2492
2493 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
b60503ba
MW
2494 if (!dev)
2495 return -ENOMEM;
a4aea562
MB
2496 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2497 GFP_KERNEL, node);
b60503ba
MW
2498 if (!dev->queues)
2499 goto free;
2500
e75ec752 2501 dev->dev = get_device(&pdev->dev);
9a6b9458 2502 pci_set_drvdata(pdev, dev);
1c63dc66 2503
b00a726a
KB
2504 result = nvme_dev_map(dev);
2505 if (result)
b00c9b7a 2506 goto put_pci;
b00a726a 2507
d86c4d8e 2508 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
5c8809e6 2509 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
77bf25ea 2510 mutex_init(&dev->shutdown_lock);
db3cbfff 2511 init_completion(&dev->ioq_wait);
b60503ba 2512
091b6092
MW
2513 result = nvme_setup_prp_pools(dev);
2514 if (result)
b00c9b7a 2515 goto unmap;
4cc06521 2516
8427bbc2 2517 quirks |= check_vendor_combination_bug(pdev);
ff5350a8 2518
f3ca80fc 2519 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
ff5350a8 2520 quirks);
4cc06521 2521 if (result)
2e1d8448 2522 goto release_pools;
740216fc 2523
82b057ca 2524 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
1b3c47c1
SG
2525 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2526
d86c4d8e 2527 queue_work(nvme_wq, &dev->ctrl.reset_work);
b60503ba
MW
2528 return 0;
2529
0877cb0d 2530 release_pools:
091b6092 2531 nvme_release_prp_pools(dev);
b00c9b7a
CJ
2532 unmap:
2533 nvme_dev_unmap(dev);
a96d4f5c 2534 put_pci:
e75ec752 2535 put_device(dev->dev);
b60503ba
MW
2536 free:
2537 kfree(dev->queues);
b60503ba
MW
2538 kfree(dev);
2539 return result;
2540}
2541
775755ed 2542static void nvme_reset_prepare(struct pci_dev *pdev)
f0d54a54 2543{
a6739479 2544 struct nvme_dev *dev = pci_get_drvdata(pdev);
f263fbb8 2545 nvme_dev_disable(dev, false);
775755ed 2546}
f0d54a54 2547
775755ed
CH
2548static void nvme_reset_done(struct pci_dev *pdev)
2549{
f263fbb8
LT
2550 struct nvme_dev *dev = pci_get_drvdata(pdev);
2551 nvme_reset_ctrl(&dev->ctrl);
f0d54a54
KB
2552}
2553
09ece142
KB
2554static void nvme_shutdown(struct pci_dev *pdev)
2555{
2556 struct nvme_dev *dev = pci_get_drvdata(pdev);
a5cdb68c 2557 nvme_dev_disable(dev, true);
09ece142
KB
2558}
2559
f58944e2
KB
2560/*
2561 * The driver's remove may be called on a device in a partially initialized
2562 * state. This function must not have any dependencies on the device state in
2563 * order to proceed.
2564 */
8d85fce7 2565static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
2566{
2567 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458 2568
bb8d261e
CH
2569 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2570
d86c4d8e 2571 cancel_work_sync(&dev->ctrl.reset_work);
9a6b9458 2572 pci_set_drvdata(pdev, NULL);
0ff9d4e1 2573
6db28eda 2574 if (!pci_device_is_present(pdev)) {
0ff9d4e1 2575 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
6db28eda
KB
2576 nvme_dev_disable(dev, false);
2577 }
0ff9d4e1 2578
d86c4d8e 2579 flush_work(&dev->ctrl.reset_work);
d09f2b45
SG
2580 nvme_stop_ctrl(&dev->ctrl);
2581 nvme_remove_namespaces(&dev->ctrl);
a5cdb68c 2582 nvme_dev_disable(dev, true);
87ad72a5 2583 nvme_free_host_mem(dev);
a4aea562 2584 nvme_dev_remove_admin(dev);
a1a5ef99 2585 nvme_free_queues(dev, 0);
d09f2b45 2586 nvme_uninit_ctrl(&dev->ctrl);
9a6b9458 2587 nvme_release_prp_pools(dev);
b00a726a 2588 nvme_dev_unmap(dev);
1673f1f0 2589 nvme_put_ctrl(&dev->ctrl);
b60503ba
MW
2590}
2591
13880f5b
KB
2592static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2593{
2594 int ret = 0;
2595
2596 if (numvfs == 0) {
2597 if (pci_vfs_assigned(pdev)) {
2598 dev_warn(&pdev->dev,
2599 "Cannot disable SR-IOV VFs while assigned\n");
2600 return -EPERM;
2601 }
2602 pci_disable_sriov(pdev);
2603 return 0;
2604 }
2605
2606 ret = pci_enable_sriov(pdev, numvfs);
2607 return ret ? ret : numvfs;
2608}
2609
671a6018 2610#ifdef CONFIG_PM_SLEEP
cd638946
KB
2611static int nvme_suspend(struct device *dev)
2612{
2613 struct pci_dev *pdev = to_pci_dev(dev);
2614 struct nvme_dev *ndev = pci_get_drvdata(pdev);
1a862bc8
AK
2615 struct nvme_ctrl *ctrl = &ndev->ctrl;
2616
2617 if (!(pm_suspend_via_s2idle() && (ctrl->quirks & NVME_QUIRK_NO_DISABLE)))
2618 nvme_dev_disable(ndev, true);
cd638946 2619
cd638946
KB
2620 return 0;
2621}
2622
2623static int nvme_resume(struct device *dev)
2624{
2625 struct pci_dev *pdev = to_pci_dev(dev);
2626 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 2627
d86c4d8e 2628 nvme_reset_ctrl(&ndev->ctrl);
9a6b9458 2629 return 0;
cd638946 2630}
671a6018 2631#endif
cd638946
KB
2632
2633static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 2634
a0a3408e
KB
2635static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2636 pci_channel_state_t state)
2637{
2638 struct nvme_dev *dev = pci_get_drvdata(pdev);
2639
2640 /*
2641 * A frozen channel requires a reset. When detected, this method will
2642 * shutdown the controller to quiesce. The controller will be restarted
2643 * after the slot reset through driver's slot_reset callback.
2644 */
a0a3408e
KB
2645 switch (state) {
2646 case pci_channel_io_normal:
2647 return PCI_ERS_RESULT_CAN_RECOVER;
2648 case pci_channel_io_frozen:
d011fb31
KB
2649 dev_warn(dev->ctrl.device,
2650 "frozen state error detected, reset controller\n");
a5cdb68c 2651 nvme_dev_disable(dev, false);
a0a3408e
KB
2652 return PCI_ERS_RESULT_NEED_RESET;
2653 case pci_channel_io_perm_failure:
d011fb31
KB
2654 dev_warn(dev->ctrl.device,
2655 "failure state error detected, request disconnect\n");
a0a3408e
KB
2656 return PCI_ERS_RESULT_DISCONNECT;
2657 }
2658 return PCI_ERS_RESULT_NEED_RESET;
2659}
2660
2661static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2662{
2663 struct nvme_dev *dev = pci_get_drvdata(pdev);
2664
1b3c47c1 2665 dev_info(dev->ctrl.device, "restart after slot reset\n");
a0a3408e 2666 pci_restore_state(pdev);
d86c4d8e 2667 nvme_reset_ctrl(&dev->ctrl);
a0a3408e
KB
2668 return PCI_ERS_RESULT_RECOVERED;
2669}
2670
2671static void nvme_error_resume(struct pci_dev *pdev)
2672{
2673 pci_cleanup_aer_uncorrect_error_status(pdev);
2674}
2675
1d352035 2676static const struct pci_error_handlers nvme_err_handler = {
b60503ba 2677 .error_detected = nvme_error_detected,
b60503ba
MW
2678 .slot_reset = nvme_slot_reset,
2679 .resume = nvme_error_resume,
775755ed
CH
2680 .reset_prepare = nvme_reset_prepare,
2681 .reset_done = nvme_reset_done,
b60503ba
MW
2682};
2683
6eb0d698 2684static const struct pci_device_id nvme_id_table[] = {
106198ed 2685 { PCI_VDEVICE(INTEL, 0x0953),
08095e70 2686 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2687 NVME_QUIRK_DEALLOCATE_ZEROES, },
99466e70
KB
2688 { PCI_VDEVICE(INTEL, 0x0a53),
2689 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2690 NVME_QUIRK_DEALLOCATE_ZEROES, },
99466e70
KB
2691 { PCI_VDEVICE(INTEL, 0x0a54),
2692 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2693 NVME_QUIRK_DEALLOCATE_ZEROES, },
f99cb7af
DWF
2694 { PCI_VDEVICE(INTEL, 0x0a55),
2695 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2696 NVME_QUIRK_DEALLOCATE_ZEROES, },
50af47d0 2697 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
5750cb1c
JA
2698 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
2699 NVME_QUIRK_MEDIUM_PRIO_SQ },
5277ad40
KHF
2700 { PCI_VDEVICE(INTEL, 0xf1a6),
2701 .driver_data = NVME_QUIRK_NO_DISABLE, },
540c801c
KB
2702 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2703 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
54adc010
GP
2704 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2705 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
8c97eecc
JL
2706 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2707 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
015282c9
WW
2708 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2709 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
d554b5e1
MP
2710 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2711 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2712 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2713 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
608cc4b1
CH
2714 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2715 .driver_data = NVME_QUIRK_LIGHTNVM, },
2716 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2717 .driver_data = NVME_QUIRK_LIGHTNVM, },
1a862bc8
AK
2718 { PCI_VDEVICE(SK_HYNIX, 0x1527), /* Sk Hynix */
2719 .driver_data = NVME_QUIRK_NO_DISABLE, },
337d3ee0
AK
2720 { PCI_DEVICE(0x15b7, 0x5002), /* Sandisk */
2721 .driver_data = NVME_QUIRK_NO_DISABLE, },
b60503ba 2722 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
c74dc780 2723 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
124298bd 2724 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
b60503ba
MW
2725 { 0, }
2726};
2727MODULE_DEVICE_TABLE(pci, nvme_id_table);
2728
2729static struct pci_driver nvme_driver = {
2730 .name = "nvme",
2731 .id_table = nvme_id_table,
2732 .probe = nvme_probe,
8d85fce7 2733 .remove = nvme_remove,
09ece142 2734 .shutdown = nvme_shutdown,
cd638946
KB
2735 .driver = {
2736 .pm = &nvme_dev_pm_ops,
2737 },
13880f5b 2738 .sriov_configure = nvme_pci_sriov_configure,
b60503ba
MW
2739 .err_handler = &nvme_err_handler,
2740};
2741
2742static int __init nvme_init(void)
2743{
9a6327d2 2744 return pci_register_driver(&nvme_driver);
b60503ba
MW
2745}
2746
2747static void __exit nvme_exit(void)
2748{
2749 pci_unregister_driver(&nvme_driver);
03e0f3a6 2750 flush_workqueue(nvme_wq);
21bd78bc 2751 _nvme_check_size();
b60503ba
MW
2752}
2753
2754MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2755MODULE_LICENSE("GPL");
c78b4713 2756MODULE_VERSION("1.0");
b60503ba
MW
2757module_init(nvme_init);
2758module_exit(nvme_exit);