]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kvm/vmx.c
Linux 4.11-rc3
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kvm / vmx.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
9611c187 8 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
9 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
85f455f7 19#include "irq.h"
1d737c8a 20#include "mmu.h"
00b27a3e 21#include "cpuid.h"
d62caabb 22#include "lapic.h"
e495606d 23
edf88417 24#include <linux/kvm_host.h>
6aa8b732 25#include <linux/module.h>
9d8f549d 26#include <linux/kernel.h>
6aa8b732
AK
27#include <linux/mm.h>
28#include <linux/highmem.h>
e8edc6e0 29#include <linux/sched.h>
c7addb90 30#include <linux/moduleparam.h>
e9bda3b3 31#include <linux/mod_devicetable.h>
af658dca 32#include <linux/trace_events.h>
5a0e3ad6 33#include <linux/slab.h>
cafd6659 34#include <linux/tboot.h>
f4124500 35#include <linux/hrtimer.h>
5fdbf976 36#include "kvm_cache_regs.h"
35920a35 37#include "x86.h"
e495606d 38
28b835d6 39#include <asm/cpu.h>
6aa8b732 40#include <asm/io.h>
3b3be0d1 41#include <asm/desc.h>
13673a90 42#include <asm/vmx.h>
6210e37b 43#include <asm/virtext.h>
a0861c02 44#include <asm/mce.h>
952f07ec 45#include <asm/fpu/internal.h>
d7cd9796 46#include <asm/perf_event.h>
81908bf4 47#include <asm/debugreg.h>
8f536b76 48#include <asm/kexec.h>
dab2087d 49#include <asm/apic.h>
efc64404 50#include <asm/irq_remapping.h>
6aa8b732 51
229456fc 52#include "trace.h"
25462f7f 53#include "pmu.h"
229456fc 54
4ecac3fd 55#define __ex(x) __kvm_handle_fault_on_reboot(x)
5e520e62
AK
56#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
4ecac3fd 58
6aa8b732
AK
59MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
e9bda3b3
JT
62static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
476bc001 68static bool __read_mostly enable_vpid = 1;
736caefe 69module_param_named(vpid, enable_vpid, bool, 0444);
2384d2b3 70
476bc001 71static bool __read_mostly flexpriority_enabled = 1;
736caefe 72module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
4c9fc8ef 73
476bc001 74static bool __read_mostly enable_ept = 1;
736caefe 75module_param_named(ept, enable_ept, bool, S_IRUGO);
d56f546d 76
476bc001 77static bool __read_mostly enable_unrestricted_guest = 1;
3a624e29
NK
78module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
83c3a331
XH
81static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
a27685c3 84static bool __read_mostly emulate_invalid_guest_state = true;
c1f8bc04 85module_param(emulate_invalid_guest_state, bool, S_IRUGO);
04fa4d32 86
476bc001 87static bool __read_mostly vmm_exclusive = 1;
b923e62e
DX
88module_param(vmm_exclusive, bool, S_IRUGO);
89
476bc001 90static bool __read_mostly fasteoi = 1;
58fbbf26
KT
91module_param(fasteoi, bool, S_IRUGO);
92
5a71785d 93static bool __read_mostly enable_apicv = 1;
01e439be 94module_param(enable_apicv, bool, S_IRUGO);
83d4c286 95
abc4fc58
AG
96static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
801d3424
NHE
98/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
476bc001 103static bool __read_mostly nested = 0;
801d3424
NHE
104module_param(nested, bool, S_IRUGO);
105
20300099
WL
106static u64 __read_mostly host_xss;
107
843e4330
KH
108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
64903d61
HZ
111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
64672c95
YJ
113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
5037878e
GN
120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
cdc0e244
AK
122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
4c38609a
AK
124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
52ce3c21 126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
4c38609a 127
cdc0e244
AK
128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
78ac8b47
AK
131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
f4124500
JK
133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
16c2aec6
JD
135/*
136 * Hyper-V requires all of these, so mark them as supported even though
137 * they are just treated the same as all-context.
138 */
139#define VMX_VPID_EXTENT_SUPPORTED_MASK \
140 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
141 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
143 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
144
4b8d54f9
ZE
145/*
146 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
147 * ple_gap: upper bound on the amount of time between two successive
148 * executions of PAUSE in a loop. Also indicate if ple enabled.
00c25bce 149 * According to test, this time is usually smaller than 128 cycles.
4b8d54f9
ZE
150 * ple_window: upper bound on the amount of time a guest is allowed to execute
151 * in a PAUSE loop. Tests indicate that most spinlocks are held for
152 * less than 2^12 cycles
153 * Time is measured based on a counter that runs at the same rate as the TSC,
154 * refer SDM volume 3b section 21.6.13 & 22.1.3.
155 */
b4a2d31d
RK
156#define KVM_VMX_DEFAULT_PLE_GAP 128
157#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
158#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
159#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
160#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
161 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
162
4b8d54f9
ZE
163static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
164module_param(ple_gap, int, S_IRUGO);
165
166static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
167module_param(ple_window, int, S_IRUGO);
168
b4a2d31d
RK
169/* Default doubles per-vcpu window every exit. */
170static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
171module_param(ple_window_grow, int, S_IRUGO);
172
173/* Default resets per-vcpu window every exit to ple_window. */
174static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
175module_param(ple_window_shrink, int, S_IRUGO);
176
177/* Default is to compute the maximum so we can never overflow. */
178static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
180module_param(ple_window_max, int, S_IRUGO);
181
83287ea4
AK
182extern const ulong vmx_return;
183
8bf00a52 184#define NR_AUTOLOAD_MSRS 8
ff2f6fe9 185#define VMCS02_POOL_SIZE 1
61d2ef2c 186
a2fa3e9f
GH
187struct vmcs {
188 u32 revision_id;
189 u32 abort;
190 char data[0];
191};
192
d462b819
NHE
193/*
194 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
195 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
196 * loaded on this CPU (so we can clear them if the CPU goes down).
197 */
198struct loaded_vmcs {
199 struct vmcs *vmcs;
355f4fb1 200 struct vmcs *shadow_vmcs;
d462b819
NHE
201 int cpu;
202 int launched;
203 struct list_head loaded_vmcss_on_cpu_link;
204};
205
26bb0981
AK
206struct shared_msr_entry {
207 unsigned index;
208 u64 data;
d5696725 209 u64 mask;
26bb0981
AK
210};
211
a9d30f33
NHE
212/*
213 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
214 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
215 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
216 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
217 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
218 * More than one of these structures may exist, if L1 runs multiple L2 guests.
219 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
220 * underlying hardware which will be used to run L2.
221 * This structure is packed to ensure that its layout is identical across
222 * machines (necessary for live migration).
223 * If there are changes in this struct, VMCS12_REVISION must be changed.
224 */
22bd0358 225typedef u64 natural_width;
a9d30f33
NHE
226struct __packed vmcs12 {
227 /* According to the Intel spec, a VMCS region must start with the
228 * following two fields. Then follow implementation-specific data.
229 */
230 u32 revision_id;
231 u32 abort;
22bd0358 232
27d6c865
NHE
233 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
234 u32 padding[7]; /* room for future expansion */
235
22bd0358
NHE
236 u64 io_bitmap_a;
237 u64 io_bitmap_b;
238 u64 msr_bitmap;
239 u64 vm_exit_msr_store_addr;
240 u64 vm_exit_msr_load_addr;
241 u64 vm_entry_msr_load_addr;
242 u64 tsc_offset;
243 u64 virtual_apic_page_addr;
244 u64 apic_access_addr;
705699a1 245 u64 posted_intr_desc_addr;
22bd0358 246 u64 ept_pointer;
608406e2
WV
247 u64 eoi_exit_bitmap0;
248 u64 eoi_exit_bitmap1;
249 u64 eoi_exit_bitmap2;
250 u64 eoi_exit_bitmap3;
81dc01f7 251 u64 xss_exit_bitmap;
22bd0358
NHE
252 u64 guest_physical_address;
253 u64 vmcs_link_pointer;
254 u64 guest_ia32_debugctl;
255 u64 guest_ia32_pat;
256 u64 guest_ia32_efer;
257 u64 guest_ia32_perf_global_ctrl;
258 u64 guest_pdptr0;
259 u64 guest_pdptr1;
260 u64 guest_pdptr2;
261 u64 guest_pdptr3;
36be0b9d 262 u64 guest_bndcfgs;
22bd0358
NHE
263 u64 host_ia32_pat;
264 u64 host_ia32_efer;
265 u64 host_ia32_perf_global_ctrl;
266 u64 padding64[8]; /* room for future expansion */
267 /*
268 * To allow migration of L1 (complete with its L2 guests) between
269 * machines of different natural widths (32 or 64 bit), we cannot have
270 * unsigned long fields with no explict size. We use u64 (aliased
271 * natural_width) instead. Luckily, x86 is little-endian.
272 */
273 natural_width cr0_guest_host_mask;
274 natural_width cr4_guest_host_mask;
275 natural_width cr0_read_shadow;
276 natural_width cr4_read_shadow;
277 natural_width cr3_target_value0;
278 natural_width cr3_target_value1;
279 natural_width cr3_target_value2;
280 natural_width cr3_target_value3;
281 natural_width exit_qualification;
282 natural_width guest_linear_address;
283 natural_width guest_cr0;
284 natural_width guest_cr3;
285 natural_width guest_cr4;
286 natural_width guest_es_base;
287 natural_width guest_cs_base;
288 natural_width guest_ss_base;
289 natural_width guest_ds_base;
290 natural_width guest_fs_base;
291 natural_width guest_gs_base;
292 natural_width guest_ldtr_base;
293 natural_width guest_tr_base;
294 natural_width guest_gdtr_base;
295 natural_width guest_idtr_base;
296 natural_width guest_dr7;
297 natural_width guest_rsp;
298 natural_width guest_rip;
299 natural_width guest_rflags;
300 natural_width guest_pending_dbg_exceptions;
301 natural_width guest_sysenter_esp;
302 natural_width guest_sysenter_eip;
303 natural_width host_cr0;
304 natural_width host_cr3;
305 natural_width host_cr4;
306 natural_width host_fs_base;
307 natural_width host_gs_base;
308 natural_width host_tr_base;
309 natural_width host_gdtr_base;
310 natural_width host_idtr_base;
311 natural_width host_ia32_sysenter_esp;
312 natural_width host_ia32_sysenter_eip;
313 natural_width host_rsp;
314 natural_width host_rip;
315 natural_width paddingl[8]; /* room for future expansion */
316 u32 pin_based_vm_exec_control;
317 u32 cpu_based_vm_exec_control;
318 u32 exception_bitmap;
319 u32 page_fault_error_code_mask;
320 u32 page_fault_error_code_match;
321 u32 cr3_target_count;
322 u32 vm_exit_controls;
323 u32 vm_exit_msr_store_count;
324 u32 vm_exit_msr_load_count;
325 u32 vm_entry_controls;
326 u32 vm_entry_msr_load_count;
327 u32 vm_entry_intr_info_field;
328 u32 vm_entry_exception_error_code;
329 u32 vm_entry_instruction_len;
330 u32 tpr_threshold;
331 u32 secondary_vm_exec_control;
332 u32 vm_instruction_error;
333 u32 vm_exit_reason;
334 u32 vm_exit_intr_info;
335 u32 vm_exit_intr_error_code;
336 u32 idt_vectoring_info_field;
337 u32 idt_vectoring_error_code;
338 u32 vm_exit_instruction_len;
339 u32 vmx_instruction_info;
340 u32 guest_es_limit;
341 u32 guest_cs_limit;
342 u32 guest_ss_limit;
343 u32 guest_ds_limit;
344 u32 guest_fs_limit;
345 u32 guest_gs_limit;
346 u32 guest_ldtr_limit;
347 u32 guest_tr_limit;
348 u32 guest_gdtr_limit;
349 u32 guest_idtr_limit;
350 u32 guest_es_ar_bytes;
351 u32 guest_cs_ar_bytes;
352 u32 guest_ss_ar_bytes;
353 u32 guest_ds_ar_bytes;
354 u32 guest_fs_ar_bytes;
355 u32 guest_gs_ar_bytes;
356 u32 guest_ldtr_ar_bytes;
357 u32 guest_tr_ar_bytes;
358 u32 guest_interruptibility_info;
359 u32 guest_activity_state;
360 u32 guest_sysenter_cs;
361 u32 host_ia32_sysenter_cs;
0238ea91
JK
362 u32 vmx_preemption_timer_value;
363 u32 padding32[7]; /* room for future expansion */
22bd0358 364 u16 virtual_processor_id;
705699a1 365 u16 posted_intr_nv;
22bd0358
NHE
366 u16 guest_es_selector;
367 u16 guest_cs_selector;
368 u16 guest_ss_selector;
369 u16 guest_ds_selector;
370 u16 guest_fs_selector;
371 u16 guest_gs_selector;
372 u16 guest_ldtr_selector;
373 u16 guest_tr_selector;
608406e2 374 u16 guest_intr_status;
22bd0358
NHE
375 u16 host_es_selector;
376 u16 host_cs_selector;
377 u16 host_ss_selector;
378 u16 host_ds_selector;
379 u16 host_fs_selector;
380 u16 host_gs_selector;
381 u16 host_tr_selector;
a9d30f33
NHE
382};
383
384/*
385 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
386 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
387 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
388 */
389#define VMCS12_REVISION 0x11e57ed0
390
391/*
392 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
393 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
394 * current implementation, 4K are reserved to avoid future complications.
395 */
396#define VMCS12_SIZE 0x1000
397
ff2f6fe9
NHE
398/* Used to remember the last vmcs02 used for some recently used vmcs12s */
399struct vmcs02_list {
400 struct list_head list;
401 gpa_t vmptr;
402 struct loaded_vmcs vmcs02;
403};
404
ec378aee
NHE
405/*
406 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
407 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
408 */
409struct nested_vmx {
410 /* Has the level1 guest done vmxon? */
411 bool vmxon;
3573e22c 412 gpa_t vmxon_ptr;
a9d30f33
NHE
413
414 /* The guest-physical address of the current VMCS L1 keeps for L2 */
415 gpa_t current_vmptr;
416 /* The host-usable pointer to the above */
417 struct page *current_vmcs12_page;
418 struct vmcs12 *current_vmcs12;
4f2777bc
DM
419 /*
420 * Cache of the guest's VMCS, existing outside of guest memory.
421 * Loaded from guest memory during VMPTRLD. Flushed to guest
422 * memory during VMXOFF, VMCLEAR, VMPTRLD.
423 */
424 struct vmcs12 *cached_vmcs12;
012f83cb
AG
425 /*
426 * Indicates if the shadow vmcs must be updated with the
427 * data hold by vmcs12
428 */
429 bool sync_shadow_vmcs;
ff2f6fe9
NHE
430
431 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
432 struct list_head vmcs02_pool;
433 int vmcs02_num;
dccbfcf5 434 bool change_vmcs01_virtual_x2apic_mode;
644d711a
NHE
435 /* L2 must run next, and mustn't decide to exit to L1. */
436 bool nested_run_pending;
fe3ef05c
NHE
437 /*
438 * Guest pages referred to in vmcs02 with host-physical pointers, so
439 * we must keep them pinned while L2 runs.
440 */
441 struct page *apic_access_page;
a7c0b07d 442 struct page *virtual_apic_page;
705699a1
WV
443 struct page *pi_desc_page;
444 struct pi_desc *pi_desc;
445 bool pi_pending;
446 u16 posted_intr_nv;
f4124500 447
d048c098
RK
448 unsigned long *msr_bitmap;
449
f4124500
JK
450 struct hrtimer preemption_timer;
451 bool preemption_timer_expired;
2996fca0
JK
452
453 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
454 u64 vmcs01_debugctl;
b9c237bb 455
5c614b35
WL
456 u16 vpid02;
457 u16 last_vpid;
458
0115f9cb
DM
459 /*
460 * We only store the "true" versions of the VMX capability MSRs. We
461 * generate the "non-true" versions by setting the must-be-1 bits
462 * according to the SDM.
463 */
b9c237bb
WV
464 u32 nested_vmx_procbased_ctls_low;
465 u32 nested_vmx_procbased_ctls_high;
b9c237bb
WV
466 u32 nested_vmx_secondary_ctls_low;
467 u32 nested_vmx_secondary_ctls_high;
468 u32 nested_vmx_pinbased_ctls_low;
469 u32 nested_vmx_pinbased_ctls_high;
470 u32 nested_vmx_exit_ctls_low;
471 u32 nested_vmx_exit_ctls_high;
b9c237bb
WV
472 u32 nested_vmx_entry_ctls_low;
473 u32 nested_vmx_entry_ctls_high;
b9c237bb
WV
474 u32 nested_vmx_misc_low;
475 u32 nested_vmx_misc_high;
476 u32 nested_vmx_ept_caps;
99b83ac8 477 u32 nested_vmx_vpid_caps;
62cc6b9d
DM
478 u64 nested_vmx_basic;
479 u64 nested_vmx_cr0_fixed0;
480 u64 nested_vmx_cr0_fixed1;
481 u64 nested_vmx_cr4_fixed0;
482 u64 nested_vmx_cr4_fixed1;
483 u64 nested_vmx_vmcs_enum;
ec378aee
NHE
484};
485
01e439be 486#define POSTED_INTR_ON 0
ebbfc765
FW
487#define POSTED_INTR_SN 1
488
01e439be
YZ
489/* Posted-Interrupt Descriptor */
490struct pi_desc {
491 u32 pir[8]; /* Posted interrupt requested */
6ef1522f
FW
492 union {
493 struct {
494 /* bit 256 - Outstanding Notification */
495 u16 on : 1,
496 /* bit 257 - Suppress Notification */
497 sn : 1,
498 /* bit 271:258 - Reserved */
499 rsvd_1 : 14;
500 /* bit 279:272 - Notification Vector */
501 u8 nv;
502 /* bit 287:280 - Reserved */
503 u8 rsvd_2;
504 /* bit 319:288 - Notification Destination */
505 u32 ndst;
506 };
507 u64 control;
508 };
509 u32 rsvd[6];
01e439be
YZ
510} __aligned(64);
511
a20ed54d
YZ
512static bool pi_test_and_set_on(struct pi_desc *pi_desc)
513{
514 return test_and_set_bit(POSTED_INTR_ON,
515 (unsigned long *)&pi_desc->control);
516}
517
518static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
519{
520 return test_and_clear_bit(POSTED_INTR_ON,
521 (unsigned long *)&pi_desc->control);
522}
523
524static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
525{
526 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
527}
528
ebbfc765
FW
529static inline void pi_clear_sn(struct pi_desc *pi_desc)
530{
531 return clear_bit(POSTED_INTR_SN,
532 (unsigned long *)&pi_desc->control);
533}
534
535static inline void pi_set_sn(struct pi_desc *pi_desc)
536{
537 return set_bit(POSTED_INTR_SN,
538 (unsigned long *)&pi_desc->control);
539}
540
ad361091
PB
541static inline void pi_clear_on(struct pi_desc *pi_desc)
542{
543 clear_bit(POSTED_INTR_ON,
544 (unsigned long *)&pi_desc->control);
545}
546
ebbfc765
FW
547static inline int pi_test_on(struct pi_desc *pi_desc)
548{
549 return test_bit(POSTED_INTR_ON,
550 (unsigned long *)&pi_desc->control);
551}
552
553static inline int pi_test_sn(struct pi_desc *pi_desc)
554{
555 return test_bit(POSTED_INTR_SN,
556 (unsigned long *)&pi_desc->control);
557}
558
a2fa3e9f 559struct vcpu_vmx {
fb3f0f51 560 struct kvm_vcpu vcpu;
313dbd49 561 unsigned long host_rsp;
29bd8a78 562 u8 fail;
9d58b931 563 bool nmi_known_unmasked;
51aa01d1 564 u32 exit_intr_info;
1155f76a 565 u32 idt_vectoring_info;
6de12732 566 ulong rflags;
26bb0981 567 struct shared_msr_entry *guest_msrs;
a2fa3e9f
GH
568 int nmsrs;
569 int save_nmsrs;
a547c6db 570 unsigned long host_idt_base;
a2fa3e9f 571#ifdef CONFIG_X86_64
44ea2b17
AK
572 u64 msr_host_kernel_gs_base;
573 u64 msr_guest_kernel_gs_base;
a2fa3e9f 574#endif
2961e876
GN
575 u32 vm_entry_controls_shadow;
576 u32 vm_exit_controls_shadow;
d462b819
NHE
577 /*
578 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
579 * non-nested (L1) guest, it always points to vmcs01. For a nested
580 * guest (L2), it points to a different VMCS.
581 */
582 struct loaded_vmcs vmcs01;
583 struct loaded_vmcs *loaded_vmcs;
584 bool __launched; /* temporary, used in vmx_vcpu_run */
61d2ef2c
AK
585 struct msr_autoload {
586 unsigned nr;
587 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
588 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
589 } msr_autoload;
a2fa3e9f
GH
590 struct {
591 int loaded;
592 u16 fs_sel, gs_sel, ldt_sel;
b2da15ac
AK
593#ifdef CONFIG_X86_64
594 u16 ds_sel, es_sel;
595#endif
152d3f2f
LV
596 int gs_ldt_reload_needed;
597 int fs_reload_needed;
da8999d3 598 u64 msr_host_bndcfgs;
d974baa3 599 unsigned long vmcs_host_cr4; /* May not match real cr4 */
d77c26fc 600 } host_state;
9c8cba37 601 struct {
7ffd92c5 602 int vm86_active;
78ac8b47 603 ulong save_rflags;
f5f7b2fe
AK
604 struct kvm_segment segs[8];
605 } rmode;
606 struct {
607 u32 bitmask; /* 4 bits per segment (1 bit per field) */
7ffd92c5
AK
608 struct kvm_save_segment {
609 u16 selector;
610 unsigned long base;
611 u32 limit;
612 u32 ar;
f5f7b2fe 613 } seg[8];
2fb92db1 614 } segment_cache;
2384d2b3 615 int vpid;
04fa4d32 616 bool emulation_required;
3b86cd99
JK
617
618 /* Support for vnmi-less CPUs */
619 int soft_vnmi_blocked;
620 ktime_t entry_time;
621 s64 vnmi_blocked_time;
a0861c02 622 u32 exit_reason;
4e47c7a6 623
01e439be
YZ
624 /* Posted interrupt descriptor */
625 struct pi_desc pi_desc;
626
ec378aee
NHE
627 /* Support for a guest hypervisor (nested VMX) */
628 struct nested_vmx nested;
a7653ecd
RK
629
630 /* Dynamic PLE window. */
631 int ple_window;
632 bool ple_window_dirty;
843e4330
KH
633
634 /* Support for PML */
635#define PML_ENTITY_NUM 512
636 struct page *pml_pg;
2680d6da 637
64672c95
YJ
638 /* apic deadline value in host tsc */
639 u64 hv_deadline_tsc;
640
2680d6da 641 u64 current_tsc_ratio;
1be0e61c
XG
642
643 bool guest_pkru_valid;
644 u32 guest_pkru;
645 u32 host_pkru;
3b84080b 646
37e4c997
HZ
647 /*
648 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
649 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
650 * in msr_ia32_feature_control_valid_bits.
651 */
3b84080b 652 u64 msr_ia32_feature_control;
37e4c997 653 u64 msr_ia32_feature_control_valid_bits;
a2fa3e9f
GH
654};
655
2fb92db1
AK
656enum segment_cache_field {
657 SEG_FIELD_SEL = 0,
658 SEG_FIELD_BASE = 1,
659 SEG_FIELD_LIMIT = 2,
660 SEG_FIELD_AR = 3,
661
662 SEG_FIELD_NR = 4
663};
664
a2fa3e9f
GH
665static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
666{
fb3f0f51 667 return container_of(vcpu, struct vcpu_vmx, vcpu);
a2fa3e9f
GH
668}
669
efc64404
FW
670static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
671{
672 return &(to_vmx(vcpu)->pi_desc);
673}
674
22bd0358
NHE
675#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
676#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
677#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
678 [number##_HIGH] = VMCS12_OFFSET(name)+4
679
4607c2d7 680
fe2b201b 681static unsigned long shadow_read_only_fields[] = {
4607c2d7
AG
682 /*
683 * We do NOT shadow fields that are modified when L0
684 * traps and emulates any vmx instruction (e.g. VMPTRLD,
685 * VMXON...) executed by L1.
686 * For example, VM_INSTRUCTION_ERROR is read
687 * by L1 if a vmx instruction fails (part of the error path).
688 * Note the code assumes this logic. If for some reason
689 * we start shadowing these fields then we need to
690 * force a shadow sync when L0 emulates vmx instructions
691 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
692 * by nested_vmx_failValid)
693 */
694 VM_EXIT_REASON,
695 VM_EXIT_INTR_INFO,
696 VM_EXIT_INSTRUCTION_LEN,
697 IDT_VECTORING_INFO_FIELD,
698 IDT_VECTORING_ERROR_CODE,
699 VM_EXIT_INTR_ERROR_CODE,
700 EXIT_QUALIFICATION,
701 GUEST_LINEAR_ADDRESS,
702 GUEST_PHYSICAL_ADDRESS
703};
fe2b201b 704static int max_shadow_read_only_fields =
4607c2d7
AG
705 ARRAY_SIZE(shadow_read_only_fields);
706
fe2b201b 707static unsigned long shadow_read_write_fields[] = {
a7c0b07d 708 TPR_THRESHOLD,
4607c2d7
AG
709 GUEST_RIP,
710 GUEST_RSP,
711 GUEST_CR0,
712 GUEST_CR3,
713 GUEST_CR4,
714 GUEST_INTERRUPTIBILITY_INFO,
715 GUEST_RFLAGS,
716 GUEST_CS_SELECTOR,
717 GUEST_CS_AR_BYTES,
718 GUEST_CS_LIMIT,
719 GUEST_CS_BASE,
720 GUEST_ES_BASE,
36be0b9d 721 GUEST_BNDCFGS,
4607c2d7
AG
722 CR0_GUEST_HOST_MASK,
723 CR0_READ_SHADOW,
724 CR4_READ_SHADOW,
725 TSC_OFFSET,
726 EXCEPTION_BITMAP,
727 CPU_BASED_VM_EXEC_CONTROL,
728 VM_ENTRY_EXCEPTION_ERROR_CODE,
729 VM_ENTRY_INTR_INFO_FIELD,
730 VM_ENTRY_INSTRUCTION_LEN,
731 VM_ENTRY_EXCEPTION_ERROR_CODE,
732 HOST_FS_BASE,
733 HOST_GS_BASE,
734 HOST_FS_SELECTOR,
735 HOST_GS_SELECTOR
736};
fe2b201b 737static int max_shadow_read_write_fields =
4607c2d7
AG
738 ARRAY_SIZE(shadow_read_write_fields);
739
772e0318 740static const unsigned short vmcs_field_to_offset_table[] = {
22bd0358 741 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
705699a1 742 FIELD(POSTED_INTR_NV, posted_intr_nv),
22bd0358
NHE
743 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
744 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
745 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
746 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
747 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
748 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
749 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
750 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
608406e2 751 FIELD(GUEST_INTR_STATUS, guest_intr_status),
22bd0358
NHE
752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
705699a1 768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
22bd0358 769 FIELD64(EPT_POINTER, ept_pointer),
608406e2
WV
770 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
771 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
772 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
773 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
81dc01f7 774 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
22bd0358
NHE
775 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
776 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
777 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
778 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
779 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
780 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
781 FIELD64(GUEST_PDPTR0, guest_pdptr0),
782 FIELD64(GUEST_PDPTR1, guest_pdptr1),
783 FIELD64(GUEST_PDPTR2, guest_pdptr2),
784 FIELD64(GUEST_PDPTR3, guest_pdptr3),
36be0b9d 785 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
22bd0358
NHE
786 FIELD64(HOST_IA32_PAT, host_ia32_pat),
787 FIELD64(HOST_IA32_EFER, host_ia32_efer),
788 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
789 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
790 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
791 FIELD(EXCEPTION_BITMAP, exception_bitmap),
792 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
793 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
794 FIELD(CR3_TARGET_COUNT, cr3_target_count),
795 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
796 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
797 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
798 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
799 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
800 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
801 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
802 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
803 FIELD(TPR_THRESHOLD, tpr_threshold),
804 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
805 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
806 FIELD(VM_EXIT_REASON, vm_exit_reason),
807 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
808 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
809 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
810 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
811 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
812 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
813 FIELD(GUEST_ES_LIMIT, guest_es_limit),
814 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
815 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
816 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
817 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
818 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
819 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
820 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
821 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
822 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
823 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
824 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
825 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
826 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
827 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
828 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
829 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
830 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
831 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
832 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
833 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
834 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
0238ea91 835 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
22bd0358
NHE
836 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
837 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
838 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
839 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
840 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
841 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
842 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
843 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
844 FIELD(EXIT_QUALIFICATION, exit_qualification),
845 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
846 FIELD(GUEST_CR0, guest_cr0),
847 FIELD(GUEST_CR3, guest_cr3),
848 FIELD(GUEST_CR4, guest_cr4),
849 FIELD(GUEST_ES_BASE, guest_es_base),
850 FIELD(GUEST_CS_BASE, guest_cs_base),
851 FIELD(GUEST_SS_BASE, guest_ss_base),
852 FIELD(GUEST_DS_BASE, guest_ds_base),
853 FIELD(GUEST_FS_BASE, guest_fs_base),
854 FIELD(GUEST_GS_BASE, guest_gs_base),
855 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
856 FIELD(GUEST_TR_BASE, guest_tr_base),
857 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
858 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
859 FIELD(GUEST_DR7, guest_dr7),
860 FIELD(GUEST_RSP, guest_rsp),
861 FIELD(GUEST_RIP, guest_rip),
862 FIELD(GUEST_RFLAGS, guest_rflags),
863 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
864 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
865 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
866 FIELD(HOST_CR0, host_cr0),
867 FIELD(HOST_CR3, host_cr3),
868 FIELD(HOST_CR4, host_cr4),
869 FIELD(HOST_FS_BASE, host_fs_base),
870 FIELD(HOST_GS_BASE, host_gs_base),
871 FIELD(HOST_TR_BASE, host_tr_base),
872 FIELD(HOST_GDTR_BASE, host_gdtr_base),
873 FIELD(HOST_IDTR_BASE, host_idtr_base),
874 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
875 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
876 FIELD(HOST_RSP, host_rsp),
877 FIELD(HOST_RIP, host_rip),
878};
22bd0358
NHE
879
880static inline short vmcs_field_to_offset(unsigned long field)
881{
a2ae9df7
PB
882 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
883
884 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
885 vmcs_field_to_offset_table[field] == 0)
886 return -ENOENT;
887
22bd0358
NHE
888 return vmcs_field_to_offset_table[field];
889}
890
a9d30f33
NHE
891static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
892{
4f2777bc 893 return to_vmx(vcpu)->nested.cached_vmcs12;
a9d30f33
NHE
894}
895
896static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
897{
54bf36aa 898 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
32cad84f 899 if (is_error_page(page))
a9d30f33 900 return NULL;
32cad84f 901
a9d30f33
NHE
902 return page;
903}
904
905static void nested_release_page(struct page *page)
906{
907 kvm_release_page_dirty(page);
908}
909
910static void nested_release_page_clean(struct page *page)
911{
912 kvm_release_page_clean(page);
913}
914
bfd0a56b 915static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
4e1096d2 916static u64 construct_eptp(unsigned long root_hpa);
4610c9cc
DX
917static void kvm_cpu_vmxon(u64 addr);
918static void kvm_cpu_vmxoff(void);
f53cd63c 919static bool vmx_xsaves_supported(void);
776e58ea 920static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
b246dd5d
OW
921static void vmx_set_segment(struct kvm_vcpu *vcpu,
922 struct kvm_segment *var, int seg);
923static void vmx_get_segment(struct kvm_vcpu *vcpu,
924 struct kvm_segment *var, int seg);
d99e4152
GN
925static bool guest_state_valid(struct kvm_vcpu *vcpu);
926static u32 vmx_segment_access_rights(struct kvm_segment *var);
c3114420 927static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
16f5b903 928static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
a255d479 929static int alloc_identity_pagetable(struct kvm *kvm);
75880a01 930
6aa8b732
AK
931static DEFINE_PER_CPU(struct vmcs *, vmxarea);
932static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
d462b819
NHE
933/*
934 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
935 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
936 */
937static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
3444d7da 938static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
6aa8b732 939
bf9f6ac8
FW
940/*
941 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
942 * can find which vCPU should be waken up.
943 */
944static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
945static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
946
23611332
RK
947enum {
948 VMX_IO_BITMAP_A,
949 VMX_IO_BITMAP_B,
950 VMX_MSR_BITMAP_LEGACY,
951 VMX_MSR_BITMAP_LONGMODE,
952 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
953 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
954 VMX_MSR_BITMAP_LEGACY_X2APIC,
955 VMX_MSR_BITMAP_LONGMODE_X2APIC,
956 VMX_VMREAD_BITMAP,
957 VMX_VMWRITE_BITMAP,
958 VMX_BITMAP_NR
959};
960
961static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
962
963#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
964#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
965#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
966#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
967#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
968#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
969#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
970#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
971#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
972#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
fdef3ad1 973
110312c8 974static bool cpu_has_load_ia32_efer;
8bf00a52 975static bool cpu_has_load_perf_global_ctrl;
110312c8 976
2384d2b3
SY
977static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
978static DEFINE_SPINLOCK(vmx_vpid_lock);
979
1c3d14fe 980static struct vmcs_config {
6aa8b732
AK
981 int size;
982 int order;
9ac7e3e8 983 u32 basic_cap;
6aa8b732 984 u32 revision_id;
1c3d14fe
YS
985 u32 pin_based_exec_ctrl;
986 u32 cpu_based_exec_ctrl;
f78e0e2e 987 u32 cpu_based_2nd_exec_ctrl;
1c3d14fe
YS
988 u32 vmexit_ctrl;
989 u32 vmentry_ctrl;
990} vmcs_config;
6aa8b732 991
efff9e53 992static struct vmx_capability {
d56f546d
SY
993 u32 ept;
994 u32 vpid;
995} vmx_capability;
996
6aa8b732
AK
997#define VMX_SEGMENT_FIELD(seg) \
998 [VCPU_SREG_##seg] = { \
999 .selector = GUEST_##seg##_SELECTOR, \
1000 .base = GUEST_##seg##_BASE, \
1001 .limit = GUEST_##seg##_LIMIT, \
1002 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1003 }
1004
772e0318 1005static const struct kvm_vmx_segment_field {
6aa8b732
AK
1006 unsigned selector;
1007 unsigned base;
1008 unsigned limit;
1009 unsigned ar_bytes;
1010} kvm_vmx_segment_fields[] = {
1011 VMX_SEGMENT_FIELD(CS),
1012 VMX_SEGMENT_FIELD(DS),
1013 VMX_SEGMENT_FIELD(ES),
1014 VMX_SEGMENT_FIELD(FS),
1015 VMX_SEGMENT_FIELD(GS),
1016 VMX_SEGMENT_FIELD(SS),
1017 VMX_SEGMENT_FIELD(TR),
1018 VMX_SEGMENT_FIELD(LDTR),
1019};
1020
26bb0981
AK
1021static u64 host_efer;
1022
6de4f3ad
AK
1023static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1024
4d56c8a7 1025/*
8c06585d 1026 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
4d56c8a7
AK
1027 * away by decrementing the array size.
1028 */
6aa8b732 1029static const u32 vmx_msr_index[] = {
05b3e0c2 1030#ifdef CONFIG_X86_64
44ea2b17 1031 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
6aa8b732 1032#endif
8c06585d 1033 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
6aa8b732 1034};
6aa8b732 1035
5bb16016 1036static inline bool is_exception_n(u32 intr_info, u8 vector)
6aa8b732
AK
1037{
1038 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1039 INTR_INFO_VALID_MASK)) ==
5bb16016
JK
1040 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1041}
1042
6f05485d
JK
1043static inline bool is_debug(u32 intr_info)
1044{
1045 return is_exception_n(intr_info, DB_VECTOR);
1046}
1047
1048static inline bool is_breakpoint(u32 intr_info)
1049{
1050 return is_exception_n(intr_info, BP_VECTOR);
1051}
1052
5bb16016
JK
1053static inline bool is_page_fault(u32 intr_info)
1054{
1055 return is_exception_n(intr_info, PF_VECTOR);
6aa8b732
AK
1056}
1057
31299944 1058static inline bool is_no_device(u32 intr_info)
2ab455cc 1059{
5bb16016 1060 return is_exception_n(intr_info, NM_VECTOR);
2ab455cc
AL
1061}
1062
31299944 1063static inline bool is_invalid_opcode(u32 intr_info)
7aa81cc0 1064{
5bb16016 1065 return is_exception_n(intr_info, UD_VECTOR);
7aa81cc0
AL
1066}
1067
31299944 1068static inline bool is_external_interrupt(u32 intr_info)
6aa8b732
AK
1069{
1070 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1071 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1072}
1073
31299944 1074static inline bool is_machine_check(u32 intr_info)
a0861c02
AK
1075{
1076 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1077 INTR_INFO_VALID_MASK)) ==
1078 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1079}
1080
31299944 1081static inline bool cpu_has_vmx_msr_bitmap(void)
25c5f225 1082{
04547156 1083 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
25c5f225
SY
1084}
1085
31299944 1086static inline bool cpu_has_vmx_tpr_shadow(void)
6e5d865c 1087{
04547156 1088 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
6e5d865c
YS
1089}
1090
35754c98 1091static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
6e5d865c 1092{
35754c98 1093 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
6e5d865c
YS
1094}
1095
31299944 1096static inline bool cpu_has_secondary_exec_ctrls(void)
f78e0e2e 1097{
04547156
SY
1098 return vmcs_config.cpu_based_exec_ctrl &
1099 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
f78e0e2e
SY
1100}
1101
774ead3a 1102static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
f78e0e2e 1103{
04547156
SY
1104 return vmcs_config.cpu_based_2nd_exec_ctrl &
1105 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1106}
1107
8d14695f
YZ
1108static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1109{
1110 return vmcs_config.cpu_based_2nd_exec_ctrl &
1111 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1112}
1113
83d4c286
YZ
1114static inline bool cpu_has_vmx_apic_register_virt(void)
1115{
1116 return vmcs_config.cpu_based_2nd_exec_ctrl &
1117 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1118}
1119
c7c9c56c
YZ
1120static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1121{
1122 return vmcs_config.cpu_based_2nd_exec_ctrl &
1123 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1124}
1125
64672c95
YJ
1126/*
1127 * Comment's format: document - errata name - stepping - processor name.
1128 * Refer from
1129 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1130 */
1131static u32 vmx_preemption_cpu_tfms[] = {
1132/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11330x000206E6,
1134/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1135/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1136/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11370x00020652,
1138/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11390x00020655,
1140/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1141/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1142/*
1143 * 320767.pdf - AAP86 - B1 -
1144 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1145 */
11460x000106E5,
1147/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11480x000106A0,
1149/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11500x000106A1,
1151/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11520x000106A4,
1153 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1154 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1155 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11560x000106A5,
1157};
1158
1159static inline bool cpu_has_broken_vmx_preemption_timer(void)
1160{
1161 u32 eax = cpuid_eax(0x00000001), i;
1162
1163 /* Clear the reserved bits */
1164 eax &= ~(0x3U << 14 | 0xfU << 28);
03f6a22a 1165 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
64672c95
YJ
1166 if (eax == vmx_preemption_cpu_tfms[i])
1167 return true;
1168
1169 return false;
1170}
1171
1172static inline bool cpu_has_vmx_preemption_timer(void)
1173{
64672c95
YJ
1174 return vmcs_config.pin_based_exec_ctrl &
1175 PIN_BASED_VMX_PREEMPTION_TIMER;
1176}
1177
01e439be
YZ
1178static inline bool cpu_has_vmx_posted_intr(void)
1179{
d6a858d1
PB
1180 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1181 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
01e439be
YZ
1182}
1183
1184static inline bool cpu_has_vmx_apicv(void)
1185{
1186 return cpu_has_vmx_apic_register_virt() &&
1187 cpu_has_vmx_virtual_intr_delivery() &&
1188 cpu_has_vmx_posted_intr();
1189}
1190
04547156
SY
1191static inline bool cpu_has_vmx_flexpriority(void)
1192{
1193 return cpu_has_vmx_tpr_shadow() &&
1194 cpu_has_vmx_virtualize_apic_accesses();
f78e0e2e
SY
1195}
1196
e799794e
MT
1197static inline bool cpu_has_vmx_ept_execute_only(void)
1198{
31299944 1199 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
e799794e
MT
1200}
1201
e799794e
MT
1202static inline bool cpu_has_vmx_ept_2m_page(void)
1203{
31299944 1204 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
e799794e
MT
1205}
1206
878403b7
SY
1207static inline bool cpu_has_vmx_ept_1g_page(void)
1208{
31299944 1209 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
878403b7
SY
1210}
1211
4bc9b982
SY
1212static inline bool cpu_has_vmx_ept_4levels(void)
1213{
1214 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1215}
1216
83c3a331
XH
1217static inline bool cpu_has_vmx_ept_ad_bits(void)
1218{
1219 return vmx_capability.ept & VMX_EPT_AD_BIT;
1220}
1221
31299944 1222static inline bool cpu_has_vmx_invept_context(void)
d56f546d 1223{
31299944 1224 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
d56f546d
SY
1225}
1226
31299944 1227static inline bool cpu_has_vmx_invept_global(void)
d56f546d 1228{
31299944 1229 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
d56f546d
SY
1230}
1231
518c8aee
GJ
1232static inline bool cpu_has_vmx_invvpid_single(void)
1233{
1234 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1235}
1236
b9d762fa
GJ
1237static inline bool cpu_has_vmx_invvpid_global(void)
1238{
1239 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1240}
1241
31299944 1242static inline bool cpu_has_vmx_ept(void)
d56f546d 1243{
04547156
SY
1244 return vmcs_config.cpu_based_2nd_exec_ctrl &
1245 SECONDARY_EXEC_ENABLE_EPT;
d56f546d
SY
1246}
1247
31299944 1248static inline bool cpu_has_vmx_unrestricted_guest(void)
3a624e29
NK
1249{
1250 return vmcs_config.cpu_based_2nd_exec_ctrl &
1251 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1252}
1253
31299944 1254static inline bool cpu_has_vmx_ple(void)
4b8d54f9
ZE
1255{
1256 return vmcs_config.cpu_based_2nd_exec_ctrl &
1257 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1258}
1259
9ac7e3e8
JD
1260static inline bool cpu_has_vmx_basic_inout(void)
1261{
1262 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1263}
1264
35754c98 1265static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
f78e0e2e 1266{
35754c98 1267 return flexpriority_enabled && lapic_in_kernel(vcpu);
f78e0e2e
SY
1268}
1269
31299944 1270static inline bool cpu_has_vmx_vpid(void)
2384d2b3 1271{
04547156
SY
1272 return vmcs_config.cpu_based_2nd_exec_ctrl &
1273 SECONDARY_EXEC_ENABLE_VPID;
2384d2b3
SY
1274}
1275
31299944 1276static inline bool cpu_has_vmx_rdtscp(void)
4e47c7a6
SY
1277{
1278 return vmcs_config.cpu_based_2nd_exec_ctrl &
1279 SECONDARY_EXEC_RDTSCP;
1280}
1281
ad756a16
MJ
1282static inline bool cpu_has_vmx_invpcid(void)
1283{
1284 return vmcs_config.cpu_based_2nd_exec_ctrl &
1285 SECONDARY_EXEC_ENABLE_INVPCID;
1286}
1287
31299944 1288static inline bool cpu_has_virtual_nmis(void)
f08864b4
SY
1289{
1290 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1291}
1292
f5f48ee1
SY
1293static inline bool cpu_has_vmx_wbinvd_exit(void)
1294{
1295 return vmcs_config.cpu_based_2nd_exec_ctrl &
1296 SECONDARY_EXEC_WBINVD_EXITING;
1297}
1298
abc4fc58
AG
1299static inline bool cpu_has_vmx_shadow_vmcs(void)
1300{
1301 u64 vmx_msr;
1302 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1303 /* check if the cpu supports writing r/o exit information fields */
1304 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1305 return false;
1306
1307 return vmcs_config.cpu_based_2nd_exec_ctrl &
1308 SECONDARY_EXEC_SHADOW_VMCS;
1309}
1310
843e4330
KH
1311static inline bool cpu_has_vmx_pml(void)
1312{
1313 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1314}
1315
64903d61
HZ
1316static inline bool cpu_has_vmx_tsc_scaling(void)
1317{
1318 return vmcs_config.cpu_based_2nd_exec_ctrl &
1319 SECONDARY_EXEC_TSC_SCALING;
1320}
1321
04547156
SY
1322static inline bool report_flexpriority(void)
1323{
1324 return flexpriority_enabled;
1325}
1326
fe3ef05c
NHE
1327static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1328{
1329 return vmcs12->cpu_based_vm_exec_control & bit;
1330}
1331
1332static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1333{
1334 return (vmcs12->cpu_based_vm_exec_control &
1335 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1336 (vmcs12->secondary_vm_exec_control & bit);
1337}
1338
f5c4368f 1339static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
644d711a
NHE
1340{
1341 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1342}
1343
f4124500
JK
1344static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1345{
1346 return vmcs12->pin_based_vm_exec_control &
1347 PIN_BASED_VMX_PREEMPTION_TIMER;
1348}
1349
155a97a3
NHE
1350static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1351{
1352 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1353}
1354
81dc01f7
WL
1355static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1356{
1357 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1358 vmx_xsaves_supported();
1359}
1360
f2b93280
WV
1361static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1362{
1363 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1364}
1365
5c614b35
WL
1366static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1367{
1368 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1369}
1370
82f0dd4b
WV
1371static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1372{
1373 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1374}
1375
608406e2
WV
1376static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1377{
1378 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1379}
1380
705699a1
WV
1381static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1382{
1383 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1384}
1385
ef85b673 1386static inline bool is_nmi(u32 intr_info)
644d711a
NHE
1387{
1388 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
ef85b673 1389 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
644d711a
NHE
1390}
1391
533558bc
JK
1392static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1393 u32 exit_intr_info,
1394 unsigned long exit_qualification);
7c177938
NHE
1395static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1396 struct vmcs12 *vmcs12,
1397 u32 reason, unsigned long qualification);
1398
8b9cf98c 1399static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
7725f0ba
AK
1400{
1401 int i;
1402
a2fa3e9f 1403 for (i = 0; i < vmx->nmsrs; ++i)
26bb0981 1404 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
a75beee6
ED
1405 return i;
1406 return -1;
1407}
1408
2384d2b3
SY
1409static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1410{
1411 struct {
1412 u64 vpid : 16;
1413 u64 rsvd : 48;
1414 u64 gva;
1415 } operand = { vpid, 0, gva };
1416
4ecac3fd 1417 asm volatile (__ex(ASM_VMX_INVVPID)
2384d2b3
SY
1418 /* CF==1 or ZF==1 --> rc = -1 */
1419 "; ja 1f ; ud2 ; 1:"
1420 : : "a"(&operand), "c"(ext) : "cc", "memory");
1421}
1422
1439442c
SY
1423static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1424{
1425 struct {
1426 u64 eptp, gpa;
1427 } operand = {eptp, gpa};
1428
4ecac3fd 1429 asm volatile (__ex(ASM_VMX_INVEPT)
1439442c
SY
1430 /* CF==1 or ZF==1 --> rc = -1 */
1431 "; ja 1f ; ud2 ; 1:\n"
1432 : : "a" (&operand), "c" (ext) : "cc", "memory");
1433}
1434
26bb0981 1435static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
a75beee6
ED
1436{
1437 int i;
1438
8b9cf98c 1439 i = __find_msr_index(vmx, msr);
a75beee6 1440 if (i >= 0)
a2fa3e9f 1441 return &vmx->guest_msrs[i];
8b6d44c7 1442 return NULL;
7725f0ba
AK
1443}
1444
6aa8b732
AK
1445static void vmcs_clear(struct vmcs *vmcs)
1446{
1447 u64 phys_addr = __pa(vmcs);
1448 u8 error;
1449
4ecac3fd 1450 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
16d8f72f 1451 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
6aa8b732
AK
1452 : "cc", "memory");
1453 if (error)
1454 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1455 vmcs, phys_addr);
1456}
1457
d462b819
NHE
1458static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1459{
1460 vmcs_clear(loaded_vmcs->vmcs);
355f4fb1
JM
1461 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1462 vmcs_clear(loaded_vmcs->shadow_vmcs);
d462b819
NHE
1463 loaded_vmcs->cpu = -1;
1464 loaded_vmcs->launched = 0;
1465}
1466
7725b894
DX
1467static void vmcs_load(struct vmcs *vmcs)
1468{
1469 u64 phys_addr = __pa(vmcs);
1470 u8 error;
1471
1472 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
16d8f72f 1473 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
7725b894
DX
1474 : "cc", "memory");
1475 if (error)
2844d849 1476 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
7725b894
DX
1477 vmcs, phys_addr);
1478}
1479
2965faa5 1480#ifdef CONFIG_KEXEC_CORE
8f536b76
ZY
1481/*
1482 * This bitmap is used to indicate whether the vmclear
1483 * operation is enabled on all cpus. All disabled by
1484 * default.
1485 */
1486static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1487
1488static inline void crash_enable_local_vmclear(int cpu)
1489{
1490 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1491}
1492
1493static inline void crash_disable_local_vmclear(int cpu)
1494{
1495 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1496}
1497
1498static inline int crash_local_vmclear_enabled(int cpu)
1499{
1500 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1501}
1502
1503static void crash_vmclear_local_loaded_vmcss(void)
1504{
1505 int cpu = raw_smp_processor_id();
1506 struct loaded_vmcs *v;
1507
1508 if (!crash_local_vmclear_enabled(cpu))
1509 return;
1510
1511 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1512 loaded_vmcss_on_cpu_link)
1513 vmcs_clear(v->vmcs);
1514}
1515#else
1516static inline void crash_enable_local_vmclear(int cpu) { }
1517static inline void crash_disable_local_vmclear(int cpu) { }
2965faa5 1518#endif /* CONFIG_KEXEC_CORE */
8f536b76 1519
d462b819 1520static void __loaded_vmcs_clear(void *arg)
6aa8b732 1521{
d462b819 1522 struct loaded_vmcs *loaded_vmcs = arg;
d3b2c338 1523 int cpu = raw_smp_processor_id();
6aa8b732 1524
d462b819
NHE
1525 if (loaded_vmcs->cpu != cpu)
1526 return; /* vcpu migration can race with cpu offline */
1527 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
6aa8b732 1528 per_cpu(current_vmcs, cpu) = NULL;
8f536b76 1529 crash_disable_local_vmclear(cpu);
d462b819 1530 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
5a560f8b
XG
1531
1532 /*
1533 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1534 * is before setting loaded_vmcs->vcpu to -1 which is done in
1535 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1536 * then adds the vmcs into percpu list before it is deleted.
1537 */
1538 smp_wmb();
1539
d462b819 1540 loaded_vmcs_init(loaded_vmcs);
8f536b76 1541 crash_enable_local_vmclear(cpu);
6aa8b732
AK
1542}
1543
d462b819 1544static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
8d0be2b3 1545{
e6c7d321
XG
1546 int cpu = loaded_vmcs->cpu;
1547
1548 if (cpu != -1)
1549 smp_call_function_single(cpu,
1550 __loaded_vmcs_clear, loaded_vmcs, 1);
8d0be2b3
AK
1551}
1552
dd5f5341 1553static inline void vpid_sync_vcpu_single(int vpid)
2384d2b3 1554{
dd5f5341 1555 if (vpid == 0)
2384d2b3
SY
1556 return;
1557
518c8aee 1558 if (cpu_has_vmx_invvpid_single())
dd5f5341 1559 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
2384d2b3
SY
1560}
1561
b9d762fa
GJ
1562static inline void vpid_sync_vcpu_global(void)
1563{
1564 if (cpu_has_vmx_invvpid_global())
1565 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1566}
1567
dd5f5341 1568static inline void vpid_sync_context(int vpid)
b9d762fa
GJ
1569{
1570 if (cpu_has_vmx_invvpid_single())
dd5f5341 1571 vpid_sync_vcpu_single(vpid);
b9d762fa
GJ
1572 else
1573 vpid_sync_vcpu_global();
1574}
1575
1439442c
SY
1576static inline void ept_sync_global(void)
1577{
1578 if (cpu_has_vmx_invept_global())
1579 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1580}
1581
1582static inline void ept_sync_context(u64 eptp)
1583{
089d034e 1584 if (enable_ept) {
1439442c
SY
1585 if (cpu_has_vmx_invept_context())
1586 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1587 else
1588 ept_sync_global();
1589 }
1590}
1591
8a86aea9
PB
1592static __always_inline void vmcs_check16(unsigned long field)
1593{
1594 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1595 "16-bit accessor invalid for 64-bit field");
1596 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1597 "16-bit accessor invalid for 64-bit high field");
1598 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1599 "16-bit accessor invalid for 32-bit high field");
1600 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1601 "16-bit accessor invalid for natural width field");
1602}
1603
1604static __always_inline void vmcs_check32(unsigned long field)
1605{
1606 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1607 "32-bit accessor invalid for 16-bit field");
1608 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1609 "32-bit accessor invalid for natural width field");
1610}
1611
1612static __always_inline void vmcs_check64(unsigned long field)
1613{
1614 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1615 "64-bit accessor invalid for 16-bit field");
1616 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1617 "64-bit accessor invalid for 64-bit high field");
1618 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1619 "64-bit accessor invalid for 32-bit field");
1620 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1621 "64-bit accessor invalid for natural width field");
1622}
1623
1624static __always_inline void vmcs_checkl(unsigned long field)
1625{
1626 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1627 "Natural width accessor invalid for 16-bit field");
1628 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1629 "Natural width accessor invalid for 64-bit field");
1630 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1631 "Natural width accessor invalid for 64-bit high field");
1632 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1633 "Natural width accessor invalid for 32-bit field");
1634}
1635
1636static __always_inline unsigned long __vmcs_readl(unsigned long field)
6aa8b732 1637{
5e520e62 1638 unsigned long value;
6aa8b732 1639
5e520e62
AK
1640 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1641 : "=a"(value) : "d"(field) : "cc");
6aa8b732
AK
1642 return value;
1643}
1644
96304217 1645static __always_inline u16 vmcs_read16(unsigned long field)
6aa8b732 1646{
8a86aea9
PB
1647 vmcs_check16(field);
1648 return __vmcs_readl(field);
6aa8b732
AK
1649}
1650
96304217 1651static __always_inline u32 vmcs_read32(unsigned long field)
6aa8b732 1652{
8a86aea9
PB
1653 vmcs_check32(field);
1654 return __vmcs_readl(field);
6aa8b732
AK
1655}
1656
96304217 1657static __always_inline u64 vmcs_read64(unsigned long field)
6aa8b732 1658{
8a86aea9 1659 vmcs_check64(field);
05b3e0c2 1660#ifdef CONFIG_X86_64
8a86aea9 1661 return __vmcs_readl(field);
6aa8b732 1662#else
8a86aea9 1663 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
6aa8b732
AK
1664#endif
1665}
1666
8a86aea9
PB
1667static __always_inline unsigned long vmcs_readl(unsigned long field)
1668{
1669 vmcs_checkl(field);
1670 return __vmcs_readl(field);
1671}
1672
e52de1b8
AK
1673static noinline void vmwrite_error(unsigned long field, unsigned long value)
1674{
1675 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1676 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1677 dump_stack();
1678}
1679
8a86aea9 1680static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
6aa8b732
AK
1681{
1682 u8 error;
1683
4ecac3fd 1684 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
d77c26fc 1685 : "=q"(error) : "a"(value), "d"(field) : "cc");
e52de1b8
AK
1686 if (unlikely(error))
1687 vmwrite_error(field, value);
6aa8b732
AK
1688}
1689
8a86aea9 1690static __always_inline void vmcs_write16(unsigned long field, u16 value)
6aa8b732 1691{
8a86aea9
PB
1692 vmcs_check16(field);
1693 __vmcs_writel(field, value);
6aa8b732
AK
1694}
1695
8a86aea9 1696static __always_inline void vmcs_write32(unsigned long field, u32 value)
6aa8b732 1697{
8a86aea9
PB
1698 vmcs_check32(field);
1699 __vmcs_writel(field, value);
6aa8b732
AK
1700}
1701
8a86aea9 1702static __always_inline void vmcs_write64(unsigned long field, u64 value)
6aa8b732 1703{
8a86aea9
PB
1704 vmcs_check64(field);
1705 __vmcs_writel(field, value);
7682f2d0 1706#ifndef CONFIG_X86_64
6aa8b732 1707 asm volatile ("");
8a86aea9 1708 __vmcs_writel(field+1, value >> 32);
6aa8b732
AK
1709#endif
1710}
1711
8a86aea9 1712static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
2ab455cc 1713{
8a86aea9
PB
1714 vmcs_checkl(field);
1715 __vmcs_writel(field, value);
2ab455cc
AL
1716}
1717
8a86aea9 1718static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
2ab455cc 1719{
8a86aea9
PB
1720 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1721 "vmcs_clear_bits does not support 64-bit fields");
1722 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
2ab455cc
AL
1723}
1724
8a86aea9 1725static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
2ab455cc 1726{
8a86aea9
PB
1727 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1728 "vmcs_set_bits does not support 64-bit fields");
1729 __vmcs_writel(field, __vmcs_readl(field) | mask);
2ab455cc
AL
1730}
1731
8391ce44
PB
1732static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1733{
1734 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1735}
1736
2961e876
GN
1737static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1738{
1739 vmcs_write32(VM_ENTRY_CONTROLS, val);
1740 vmx->vm_entry_controls_shadow = val;
1741}
1742
1743static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1744{
1745 if (vmx->vm_entry_controls_shadow != val)
1746 vm_entry_controls_init(vmx, val);
1747}
1748
1749static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1750{
1751 return vmx->vm_entry_controls_shadow;
1752}
1753
1754
1755static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1756{
1757 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1758}
1759
1760static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1761{
1762 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1763}
1764
8391ce44
PB
1765static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1766{
1767 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1768}
1769
2961e876
GN
1770static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1771{
1772 vmcs_write32(VM_EXIT_CONTROLS, val);
1773 vmx->vm_exit_controls_shadow = val;
1774}
1775
1776static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1777{
1778 if (vmx->vm_exit_controls_shadow != val)
1779 vm_exit_controls_init(vmx, val);
1780}
1781
1782static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1783{
1784 return vmx->vm_exit_controls_shadow;
1785}
1786
1787
1788static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1789{
1790 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1791}
1792
1793static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1794{
1795 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1796}
1797
2fb92db1
AK
1798static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1799{
1800 vmx->segment_cache.bitmask = 0;
1801}
1802
1803static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1804 unsigned field)
1805{
1806 bool ret;
1807 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1808
1809 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1810 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1811 vmx->segment_cache.bitmask = 0;
1812 }
1813 ret = vmx->segment_cache.bitmask & mask;
1814 vmx->segment_cache.bitmask |= mask;
1815 return ret;
1816}
1817
1818static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1819{
1820 u16 *p = &vmx->segment_cache.seg[seg].selector;
1821
1822 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1823 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1824 return *p;
1825}
1826
1827static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1828{
1829 ulong *p = &vmx->segment_cache.seg[seg].base;
1830
1831 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1832 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1833 return *p;
1834}
1835
1836static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1837{
1838 u32 *p = &vmx->segment_cache.seg[seg].limit;
1839
1840 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1841 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1842 return *p;
1843}
1844
1845static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1846{
1847 u32 *p = &vmx->segment_cache.seg[seg].ar;
1848
1849 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1850 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1851 return *p;
1852}
1853
abd3f2d6
AK
1854static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1855{
1856 u32 eb;
1857
fd7373cc 1858 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
bd7e5b08 1859 (1u << DB_VECTOR) | (1u << AC_VECTOR);
fd7373cc
JK
1860 if ((vcpu->guest_debug &
1861 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1862 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1863 eb |= 1u << BP_VECTOR;
7ffd92c5 1864 if (to_vmx(vcpu)->rmode.vm86_active)
abd3f2d6 1865 eb = ~0;
089d034e 1866 if (enable_ept)
1439442c 1867 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
36cf24e0
NHE
1868
1869 /* When we are running a nested L2 guest and L1 specified for it a
1870 * certain exception bitmap, we must trap the same exceptions and pass
1871 * them to L1. When running L2, we will only handle the exceptions
1872 * specified above if L1 did not want them.
1873 */
1874 if (is_guest_mode(vcpu))
1875 eb |= get_vmcs12(vcpu)->exception_bitmap;
1876
abd3f2d6
AK
1877 vmcs_write32(EXCEPTION_BITMAP, eb);
1878}
1879
2961e876
GN
1880static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1881 unsigned long entry, unsigned long exit)
8bf00a52 1882{
2961e876
GN
1883 vm_entry_controls_clearbit(vmx, entry);
1884 vm_exit_controls_clearbit(vmx, exit);
8bf00a52
GN
1885}
1886
61d2ef2c
AK
1887static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1888{
1889 unsigned i;
1890 struct msr_autoload *m = &vmx->msr_autoload;
1891
8bf00a52
GN
1892 switch (msr) {
1893 case MSR_EFER:
1894 if (cpu_has_load_ia32_efer) {
2961e876
GN
1895 clear_atomic_switch_msr_special(vmx,
1896 VM_ENTRY_LOAD_IA32_EFER,
8bf00a52
GN
1897 VM_EXIT_LOAD_IA32_EFER);
1898 return;
1899 }
1900 break;
1901 case MSR_CORE_PERF_GLOBAL_CTRL:
1902 if (cpu_has_load_perf_global_ctrl) {
2961e876 1903 clear_atomic_switch_msr_special(vmx,
8bf00a52
GN
1904 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1905 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1906 return;
1907 }
1908 break;
110312c8
AK
1909 }
1910
61d2ef2c
AK
1911 for (i = 0; i < m->nr; ++i)
1912 if (m->guest[i].index == msr)
1913 break;
1914
1915 if (i == m->nr)
1916 return;
1917 --m->nr;
1918 m->guest[i] = m->guest[m->nr];
1919 m->host[i] = m->host[m->nr];
1920 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1921 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1922}
1923
2961e876
GN
1924static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1925 unsigned long entry, unsigned long exit,
1926 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1927 u64 guest_val, u64 host_val)
8bf00a52
GN
1928{
1929 vmcs_write64(guest_val_vmcs, guest_val);
1930 vmcs_write64(host_val_vmcs, host_val);
2961e876
GN
1931 vm_entry_controls_setbit(vmx, entry);
1932 vm_exit_controls_setbit(vmx, exit);
8bf00a52
GN
1933}
1934
61d2ef2c
AK
1935static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1936 u64 guest_val, u64 host_val)
1937{
1938 unsigned i;
1939 struct msr_autoload *m = &vmx->msr_autoload;
1940
8bf00a52
GN
1941 switch (msr) {
1942 case MSR_EFER:
1943 if (cpu_has_load_ia32_efer) {
2961e876
GN
1944 add_atomic_switch_msr_special(vmx,
1945 VM_ENTRY_LOAD_IA32_EFER,
8bf00a52
GN
1946 VM_EXIT_LOAD_IA32_EFER,
1947 GUEST_IA32_EFER,
1948 HOST_IA32_EFER,
1949 guest_val, host_val);
1950 return;
1951 }
1952 break;
1953 case MSR_CORE_PERF_GLOBAL_CTRL:
1954 if (cpu_has_load_perf_global_ctrl) {
2961e876 1955 add_atomic_switch_msr_special(vmx,
8bf00a52
GN
1956 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1957 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1958 GUEST_IA32_PERF_GLOBAL_CTRL,
1959 HOST_IA32_PERF_GLOBAL_CTRL,
1960 guest_val, host_val);
1961 return;
1962 }
1963 break;
7099e2e1
RK
1964 case MSR_IA32_PEBS_ENABLE:
1965 /* PEBS needs a quiescent period after being disabled (to write
1966 * a record). Disabling PEBS through VMX MSR swapping doesn't
1967 * provide that period, so a CPU could write host's record into
1968 * guest's memory.
1969 */
1970 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
110312c8
AK
1971 }
1972
61d2ef2c
AK
1973 for (i = 0; i < m->nr; ++i)
1974 if (m->guest[i].index == msr)
1975 break;
1976
e7fc6f93 1977 if (i == NR_AUTOLOAD_MSRS) {
60266204 1978 printk_once(KERN_WARNING "Not enough msr switch entries. "
e7fc6f93
GN
1979 "Can't add msr %x\n", msr);
1980 return;
1981 } else if (i == m->nr) {
61d2ef2c
AK
1982 ++m->nr;
1983 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1984 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1985 }
1986
1987 m->guest[i].index = msr;
1988 m->guest[i].value = guest_val;
1989 m->host[i].index = msr;
1990 m->host[i].value = host_val;
1991}
1992
92c0d900 1993static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
2cc51560 1994{
844a5fe2
PB
1995 u64 guest_efer = vmx->vcpu.arch.efer;
1996 u64 ignore_bits = 0;
1997
1998 if (!enable_ept) {
1999 /*
2000 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2001 * host CPUID is more efficient than testing guest CPUID
2002 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2003 */
2004 if (boot_cpu_has(X86_FEATURE_SMEP))
2005 guest_efer |= EFER_NX;
2006 else if (!(guest_efer & EFER_NX))
2007 ignore_bits |= EFER_NX;
2008 }
3a34a881 2009
51c6cf66 2010 /*
844a5fe2 2011 * LMA and LME handled by hardware; SCE meaningless outside long mode.
51c6cf66 2012 */
844a5fe2 2013 ignore_bits |= EFER_SCE;
51c6cf66
AK
2014#ifdef CONFIG_X86_64
2015 ignore_bits |= EFER_LMA | EFER_LME;
2016 /* SCE is meaningful only in long mode on Intel */
2017 if (guest_efer & EFER_LMA)
2018 ignore_bits &= ~(u64)EFER_SCE;
2019#endif
84ad33ef
AK
2020
2021 clear_atomic_switch_msr(vmx, MSR_EFER);
f6577a5f
AL
2022
2023 /*
2024 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2025 * On CPUs that support "load IA32_EFER", always switch EFER
2026 * atomically, since it's faster than switching it manually.
2027 */
2028 if (cpu_has_load_ia32_efer ||
2029 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
84ad33ef
AK
2030 if (!(guest_efer & EFER_LMA))
2031 guest_efer &= ~EFER_LME;
54b98bff
AL
2032 if (guest_efer != host_efer)
2033 add_atomic_switch_msr(vmx, MSR_EFER,
2034 guest_efer, host_efer);
84ad33ef 2035 return false;
844a5fe2
PB
2036 } else {
2037 guest_efer &= ~ignore_bits;
2038 guest_efer |= host_efer & ignore_bits;
2039
2040 vmx->guest_msrs[efer_offset].data = guest_efer;
2041 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
84ad33ef 2042
844a5fe2
PB
2043 return true;
2044 }
51c6cf66
AK
2045}
2046
e28baead
AL
2047#ifdef CONFIG_X86_32
2048/*
2049 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2050 * VMCS rather than the segment table. KVM uses this helper to figure
2051 * out the current bases to poke them into the VMCS before entry.
2052 */
2d49ec72
GN
2053static unsigned long segment_base(u16 selector)
2054{
89cbc767 2055 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
8c2e41f7 2056 struct desc_struct *table;
2d49ec72
GN
2057 unsigned long v;
2058
8c2e41f7 2059 if (!(selector & ~SEGMENT_RPL_MASK))
2d49ec72
GN
2060 return 0;
2061
8c2e41f7 2062 table = (struct desc_struct *)gdt->address;
2d49ec72 2063
8c2e41f7 2064 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
2d49ec72
GN
2065 u16 ldt_selector = kvm_read_ldt();
2066
8c2e41f7 2067 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
2d49ec72
GN
2068 return 0;
2069
8c2e41f7 2070 table = (struct desc_struct *)segment_base(ldt_selector);
2d49ec72 2071 }
8c2e41f7 2072 v = get_desc_base(&table[selector >> 3]);
2d49ec72
GN
2073 return v;
2074}
e28baead 2075#endif
2d49ec72 2076
04d2cc77 2077static void vmx_save_host_state(struct kvm_vcpu *vcpu)
33ed6329 2078{
04d2cc77 2079 struct vcpu_vmx *vmx = to_vmx(vcpu);
26bb0981 2080 int i;
04d2cc77 2081
a2fa3e9f 2082 if (vmx->host_state.loaded)
33ed6329
AK
2083 return;
2084
a2fa3e9f 2085 vmx->host_state.loaded = 1;
33ed6329
AK
2086 /*
2087 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2088 * allow segment selectors with cpl > 0 or ti == 1.
2089 */
d6e88aec 2090 vmx->host_state.ldt_sel = kvm_read_ldt();
152d3f2f 2091 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
9581d442 2092 savesegment(fs, vmx->host_state.fs_sel);
152d3f2f 2093 if (!(vmx->host_state.fs_sel & 7)) {
a2fa3e9f 2094 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
152d3f2f
LV
2095 vmx->host_state.fs_reload_needed = 0;
2096 } else {
33ed6329 2097 vmcs_write16(HOST_FS_SELECTOR, 0);
152d3f2f 2098 vmx->host_state.fs_reload_needed = 1;
33ed6329 2099 }
9581d442 2100 savesegment(gs, vmx->host_state.gs_sel);
a2fa3e9f
GH
2101 if (!(vmx->host_state.gs_sel & 7))
2102 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
33ed6329
AK
2103 else {
2104 vmcs_write16(HOST_GS_SELECTOR, 0);
152d3f2f 2105 vmx->host_state.gs_ldt_reload_needed = 1;
33ed6329
AK
2106 }
2107
b2da15ac
AK
2108#ifdef CONFIG_X86_64
2109 savesegment(ds, vmx->host_state.ds_sel);
2110 savesegment(es, vmx->host_state.es_sel);
2111#endif
2112
33ed6329
AK
2113#ifdef CONFIG_X86_64
2114 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2115 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2116#else
a2fa3e9f
GH
2117 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2118 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
33ed6329 2119#endif
707c0874
AK
2120
2121#ifdef CONFIG_X86_64
c8770e7b
AK
2122 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2123 if (is_long_mode(&vmx->vcpu))
44ea2b17 2124 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
707c0874 2125#endif
da8999d3
LJ
2126 if (boot_cpu_has(X86_FEATURE_MPX))
2127 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
26bb0981
AK
2128 for (i = 0; i < vmx->save_nmsrs; ++i)
2129 kvm_set_shared_msr(vmx->guest_msrs[i].index,
d5696725
AK
2130 vmx->guest_msrs[i].data,
2131 vmx->guest_msrs[i].mask);
33ed6329
AK
2132}
2133
a9b21b62 2134static void __vmx_load_host_state(struct vcpu_vmx *vmx)
33ed6329 2135{
a2fa3e9f 2136 if (!vmx->host_state.loaded)
33ed6329
AK
2137 return;
2138
e1beb1d3 2139 ++vmx->vcpu.stat.host_state_reload;
a2fa3e9f 2140 vmx->host_state.loaded = 0;
c8770e7b
AK
2141#ifdef CONFIG_X86_64
2142 if (is_long_mode(&vmx->vcpu))
2143 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2144#endif
152d3f2f 2145 if (vmx->host_state.gs_ldt_reload_needed) {
d6e88aec 2146 kvm_load_ldt(vmx->host_state.ldt_sel);
33ed6329 2147#ifdef CONFIG_X86_64
9581d442 2148 load_gs_index(vmx->host_state.gs_sel);
9581d442
AK
2149#else
2150 loadsegment(gs, vmx->host_state.gs_sel);
33ed6329 2151#endif
33ed6329 2152 }
0a77fe4c
AK
2153 if (vmx->host_state.fs_reload_needed)
2154 loadsegment(fs, vmx->host_state.fs_sel);
b2da15ac
AK
2155#ifdef CONFIG_X86_64
2156 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2157 loadsegment(ds, vmx->host_state.ds_sel);
2158 loadsegment(es, vmx->host_state.es_sel);
2159 }
b2da15ac 2160#endif
b7ffc44d 2161 invalidate_tss_limit();
44ea2b17 2162#ifdef CONFIG_X86_64
c8770e7b 2163 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
44ea2b17 2164#endif
da8999d3
LJ
2165 if (vmx->host_state.msr_host_bndcfgs)
2166 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
89cbc767 2167 load_gdt(this_cpu_ptr(&host_gdt));
33ed6329
AK
2168}
2169
a9b21b62
AK
2170static void vmx_load_host_state(struct vcpu_vmx *vmx)
2171{
2172 preempt_disable();
2173 __vmx_load_host_state(vmx);
2174 preempt_enable();
2175}
2176
28b835d6
FW
2177static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2178{
2179 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2180 struct pi_desc old, new;
2181 unsigned int dest;
2182
2183 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
a0052191
YZ
2184 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2185 !kvm_vcpu_apicv_active(vcpu))
28b835d6
FW
2186 return;
2187
2188 do {
2189 old.control = new.control = pi_desc->control;
2190
2191 /*
2192 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2193 * are two possible cases:
2194 * 1. After running 'pre_block', context switch
2195 * happened. For this case, 'sn' was set in
2196 * vmx_vcpu_put(), so we need to clear it here.
2197 * 2. After running 'pre_block', we were blocked,
2198 * and woken up by some other guy. For this case,
2199 * we don't need to do anything, 'pi_post_block'
2200 * will do everything for us. However, we cannot
2201 * check whether it is case #1 or case #2 here
2202 * (maybe, not needed), so we also clear sn here,
2203 * I think it is not a big deal.
2204 */
2205 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2206 if (vcpu->cpu != cpu) {
2207 dest = cpu_physical_id(cpu);
2208
2209 if (x2apic_enabled())
2210 new.ndst = dest;
2211 else
2212 new.ndst = (dest << 8) & 0xFF00;
2213 }
2214
2215 /* set 'NV' to 'notification vector' */
2216 new.nv = POSTED_INTR_VECTOR;
2217 }
2218
2219 /* Allow posting non-urgent interrupts */
2220 new.sn = 0;
2221 } while (cmpxchg(&pi_desc->control, old.control,
2222 new.control) != old.control);
2223}
1be0e61c 2224
c95ba92a
PF
2225static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2226{
2227 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2228 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2229}
2230
6aa8b732
AK
2231/*
2232 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2233 * vcpu mutex is already taken.
2234 */
15ad7146 2235static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 2236{
a2fa3e9f 2237 struct vcpu_vmx *vmx = to_vmx(vcpu);
4610c9cc 2238 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
b80c76ec 2239 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
6aa8b732 2240
4610c9cc
DX
2241 if (!vmm_exclusive)
2242 kvm_cpu_vmxon(phys_addr);
b80c76ec 2243 else if (!already_loaded)
d462b819 2244 loaded_vmcs_clear(vmx->loaded_vmcs);
6aa8b732 2245
b80c76ec 2246 if (!already_loaded) {
92fe13be 2247 local_irq_disable();
8f536b76 2248 crash_disable_local_vmclear(cpu);
5a560f8b
XG
2249
2250 /*
2251 * Read loaded_vmcs->cpu should be before fetching
2252 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2253 * See the comments in __loaded_vmcs_clear().
2254 */
2255 smp_rmb();
2256
d462b819
NHE
2257 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2258 &per_cpu(loaded_vmcss_on_cpu, cpu));
8f536b76 2259 crash_enable_local_vmclear(cpu);
92fe13be 2260 local_irq_enable();
b80c76ec
JM
2261 }
2262
2263 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2264 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2265 vmcs_load(vmx->loaded_vmcs->vmcs);
2266 }
2267
2268 if (!already_loaded) {
2269 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2270 unsigned long sysenter_esp;
2271
2272 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
92fe13be 2273
6aa8b732
AK
2274 /*
2275 * Linux uses per-cpu TSS and GDT, so set these when switching
e0c23063 2276 * processors. See 22.2.4.
6aa8b732 2277 */
e0c23063
AL
2278 vmcs_writel(HOST_TR_BASE,
2279 (unsigned long)this_cpu_ptr(&cpu_tss));
2280 vmcs_writel(HOST_GDTR_BASE, gdt->address);
6aa8b732 2281
b7ffc44d
AL
2282 /*
2283 * VM exits change the host TR limit to 0x67 after a VM
2284 * exit. This is okay, since 0x67 covers everything except
2285 * the IO bitmap and have have code to handle the IO bitmap
2286 * being lost after a VM exit.
2287 */
2288 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2289
6aa8b732
AK
2290 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2291 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
ff2c3a18 2292
d462b819 2293 vmx->loaded_vmcs->cpu = cpu;
6aa8b732 2294 }
28b835d6 2295
2680d6da
OH
2296 /* Setup TSC multiplier */
2297 if (kvm_has_tsc_control &&
c95ba92a
PF
2298 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2299 decache_tsc_multiplier(vmx);
2680d6da 2300
28b835d6 2301 vmx_vcpu_pi_load(vcpu, cpu);
1be0e61c 2302 vmx->host_pkru = read_pkru();
28b835d6
FW
2303}
2304
2305static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2306{
2307 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2308
2309 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
a0052191
YZ
2310 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2311 !kvm_vcpu_apicv_active(vcpu))
28b835d6
FW
2312 return;
2313
2314 /* Set SN when the vCPU is preempted */
2315 if (vcpu->preempted)
2316 pi_set_sn(pi_desc);
6aa8b732
AK
2317}
2318
2319static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2320{
28b835d6
FW
2321 vmx_vcpu_pi_put(vcpu);
2322
a9b21b62 2323 __vmx_load_host_state(to_vmx(vcpu));
4610c9cc 2324 if (!vmm_exclusive) {
d462b819
NHE
2325 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2326 vcpu->cpu = -1;
4610c9cc
DX
2327 kvm_cpu_vmxoff();
2328 }
6aa8b732
AK
2329}
2330
edcafe3c
AK
2331static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2332
fe3ef05c
NHE
2333/*
2334 * Return the cr0 value that a nested guest would read. This is a combination
2335 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2336 * its hypervisor (cr0_read_shadow).
2337 */
2338static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2339{
2340 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2341 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2342}
2343static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2344{
2345 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2346 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2347}
2348
6aa8b732
AK
2349static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2350{
78ac8b47 2351 unsigned long rflags, save_rflags;
345dcaa8 2352
6de12732
AK
2353 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2354 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2355 rflags = vmcs_readl(GUEST_RFLAGS);
2356 if (to_vmx(vcpu)->rmode.vm86_active) {
2357 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2358 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2359 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2360 }
2361 to_vmx(vcpu)->rflags = rflags;
78ac8b47 2362 }
6de12732 2363 return to_vmx(vcpu)->rflags;
6aa8b732
AK
2364}
2365
2366static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2367{
6de12732
AK
2368 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2369 to_vmx(vcpu)->rflags = rflags;
78ac8b47
AK
2370 if (to_vmx(vcpu)->rmode.vm86_active) {
2371 to_vmx(vcpu)->rmode.save_rflags = rflags;
053de044 2372 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
78ac8b47 2373 }
6aa8b732
AK
2374 vmcs_writel(GUEST_RFLAGS, rflags);
2375}
2376
be94f6b7
HH
2377static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2378{
2379 return to_vmx(vcpu)->guest_pkru;
2380}
2381
37ccdcbe 2382static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
2809f5d2
GC
2383{
2384 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2385 int ret = 0;
2386
2387 if (interruptibility & GUEST_INTR_STATE_STI)
48005f64 2388 ret |= KVM_X86_SHADOW_INT_STI;
2809f5d2 2389 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
48005f64 2390 ret |= KVM_X86_SHADOW_INT_MOV_SS;
2809f5d2 2391
37ccdcbe 2392 return ret;
2809f5d2
GC
2393}
2394
2395static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2396{
2397 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2398 u32 interruptibility = interruptibility_old;
2399
2400 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2401
48005f64 2402 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
2809f5d2 2403 interruptibility |= GUEST_INTR_STATE_MOV_SS;
48005f64 2404 else if (mask & KVM_X86_SHADOW_INT_STI)
2809f5d2
GC
2405 interruptibility |= GUEST_INTR_STATE_STI;
2406
2407 if ((interruptibility != interruptibility_old))
2408 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2409}
2410
6aa8b732
AK
2411static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2412{
2413 unsigned long rip;
6aa8b732 2414
5fdbf976 2415 rip = kvm_rip_read(vcpu);
6aa8b732 2416 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
5fdbf976 2417 kvm_rip_write(vcpu, rip);
6aa8b732 2418
2809f5d2
GC
2419 /* skipping an emulated instruction also counts */
2420 vmx_set_interrupt_shadow(vcpu, 0);
6aa8b732
AK
2421}
2422
0b6ac343
NHE
2423/*
2424 * KVM wants to inject page-faults which it got to the guest. This function
2425 * checks whether in a nested guest, we need to inject them to L1 or L2.
0b6ac343 2426 */
e011c663 2427static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
0b6ac343
NHE
2428{
2429 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2430
e011c663 2431 if (!(vmcs12->exception_bitmap & (1u << nr)))
0b6ac343
NHE
2432 return 0;
2433
533558bc
JK
2434 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2435 vmcs_read32(VM_EXIT_INTR_INFO),
2436 vmcs_readl(EXIT_QUALIFICATION));
0b6ac343
NHE
2437 return 1;
2438}
2439
298101da 2440static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
2441 bool has_error_code, u32 error_code,
2442 bool reinject)
298101da 2443{
77ab6db0 2444 struct vcpu_vmx *vmx = to_vmx(vcpu);
8ab2d2e2 2445 u32 intr_info = nr | INTR_INFO_VALID_MASK;
77ab6db0 2446
e011c663
GN
2447 if (!reinject && is_guest_mode(vcpu) &&
2448 nested_vmx_check_exception(vcpu, nr))
0b6ac343
NHE
2449 return;
2450
8ab2d2e2 2451 if (has_error_code) {
77ab6db0 2452 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
8ab2d2e2
JK
2453 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2454 }
77ab6db0 2455
7ffd92c5 2456 if (vmx->rmode.vm86_active) {
71f9833b
SH
2457 int inc_eip = 0;
2458 if (kvm_exception_is_soft(nr))
2459 inc_eip = vcpu->arch.event_exit_inst_len;
2460 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
a92601bb 2461 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
77ab6db0
JK
2462 return;
2463 }
2464
66fd3f7f
GN
2465 if (kvm_exception_is_soft(nr)) {
2466 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2467 vmx->vcpu.arch.event_exit_inst_len);
8ab2d2e2
JK
2468 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2469 } else
2470 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2471
2472 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
298101da
AK
2473}
2474
4e47c7a6
SY
2475static bool vmx_rdtscp_supported(void)
2476{
2477 return cpu_has_vmx_rdtscp();
2478}
2479
ad756a16
MJ
2480static bool vmx_invpcid_supported(void)
2481{
2482 return cpu_has_vmx_invpcid() && enable_ept;
2483}
2484
a75beee6
ED
2485/*
2486 * Swap MSR entry in host/guest MSR entry array.
2487 */
8b9cf98c 2488static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
a75beee6 2489{
26bb0981 2490 struct shared_msr_entry tmp;
a2fa3e9f
GH
2491
2492 tmp = vmx->guest_msrs[to];
2493 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2494 vmx->guest_msrs[from] = tmp;
a75beee6
ED
2495}
2496
8d14695f
YZ
2497static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2498{
2499 unsigned long *msr_bitmap;
2500
670125bd 2501 if (is_guest_mode(vcpu))
d048c098 2502 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
3ce424e4
RK
2503 else if (cpu_has_secondary_exec_ctrls() &&
2504 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2505 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
f6e90f9e
WL
2506 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2507 if (is_long_mode(vcpu))
c63e4563 2508 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
f6e90f9e 2509 else
c63e4563 2510 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
f6e90f9e
WL
2511 } else {
2512 if (is_long_mode(vcpu))
c63e4563 2513 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
f6e90f9e 2514 else
c63e4563 2515 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
f6e90f9e 2516 }
8d14695f
YZ
2517 } else {
2518 if (is_long_mode(vcpu))
2519 msr_bitmap = vmx_msr_bitmap_longmode;
2520 else
2521 msr_bitmap = vmx_msr_bitmap_legacy;
2522 }
2523
2524 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2525}
2526
e38aea3e
AK
2527/*
2528 * Set up the vmcs to automatically save and restore system
2529 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2530 * mode, as fiddling with msrs is very expensive.
2531 */
8b9cf98c 2532static void setup_msrs(struct vcpu_vmx *vmx)
e38aea3e 2533{
26bb0981 2534 int save_nmsrs, index;
e38aea3e 2535
a75beee6
ED
2536 save_nmsrs = 0;
2537#ifdef CONFIG_X86_64
8b9cf98c 2538 if (is_long_mode(&vmx->vcpu)) {
8b9cf98c 2539 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
a75beee6 2540 if (index >= 0)
8b9cf98c
RR
2541 move_msr_up(vmx, index, save_nmsrs++);
2542 index = __find_msr_index(vmx, MSR_LSTAR);
a75beee6 2543 if (index >= 0)
8b9cf98c
RR
2544 move_msr_up(vmx, index, save_nmsrs++);
2545 index = __find_msr_index(vmx, MSR_CSTAR);
a75beee6 2546 if (index >= 0)
8b9cf98c 2547 move_msr_up(vmx, index, save_nmsrs++);
4e47c7a6 2548 index = __find_msr_index(vmx, MSR_TSC_AUX);
1cea0ce6 2549 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
4e47c7a6 2550 move_msr_up(vmx, index, save_nmsrs++);
a75beee6 2551 /*
8c06585d 2552 * MSR_STAR is only needed on long mode guests, and only
a75beee6
ED
2553 * if efer.sce is enabled.
2554 */
8c06585d 2555 index = __find_msr_index(vmx, MSR_STAR);
f6801dff 2556 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
8b9cf98c 2557 move_msr_up(vmx, index, save_nmsrs++);
a75beee6
ED
2558 }
2559#endif
92c0d900
AK
2560 index = __find_msr_index(vmx, MSR_EFER);
2561 if (index >= 0 && update_transition_efer(vmx, index))
26bb0981 2562 move_msr_up(vmx, index, save_nmsrs++);
e38aea3e 2563
26bb0981 2564 vmx->save_nmsrs = save_nmsrs;
5897297b 2565
8d14695f
YZ
2566 if (cpu_has_vmx_msr_bitmap())
2567 vmx_set_msr_bitmap(&vmx->vcpu);
e38aea3e
AK
2568}
2569
6aa8b732
AK
2570/*
2571 * reads and returns guest's timestamp counter "register"
be7b263e
HZ
2572 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2573 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
6aa8b732 2574 */
be7b263e 2575static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
6aa8b732
AK
2576{
2577 u64 host_tsc, tsc_offset;
2578
4ea1636b 2579 host_tsc = rdtsc();
6aa8b732 2580 tsc_offset = vmcs_read64(TSC_OFFSET);
be7b263e 2581 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
6aa8b732
AK
2582}
2583
2584/*
99e3e30a 2585 * writes 'offset' into guest's timestamp counter offset register
6aa8b732 2586 */
99e3e30a 2587static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
6aa8b732 2588{
27fc51b2 2589 if (is_guest_mode(vcpu)) {
7991825b 2590 /*
27fc51b2
NHE
2591 * We're here if L1 chose not to trap WRMSR to TSC. According
2592 * to the spec, this should set L1's TSC; The offset that L1
2593 * set for L2 remains unchanged, and still needs to be added
2594 * to the newly set TSC to get L2's TSC.
7991825b 2595 */
27fc51b2 2596 struct vmcs12 *vmcs12;
27fc51b2
NHE
2597 /* recalculate vmcs02.TSC_OFFSET: */
2598 vmcs12 = get_vmcs12(vcpu);
2599 vmcs_write64(TSC_OFFSET, offset +
2600 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2601 vmcs12->tsc_offset : 0));
2602 } else {
489223ed
YY
2603 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2604 vmcs_read64(TSC_OFFSET), offset);
27fc51b2
NHE
2605 vmcs_write64(TSC_OFFSET, offset);
2606 }
6aa8b732
AK
2607}
2608
801d3424
NHE
2609static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2610{
2611 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2612 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2613}
2614
2615/*
2616 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2617 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2618 * all guests if the "nested" module option is off, and can also be disabled
2619 * for a single guest by disabling its VMX cpuid bit.
2620 */
2621static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2622{
2623 return nested && guest_cpuid_has_vmx(vcpu);
2624}
2625
b87a51ae
NHE
2626/*
2627 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2628 * returned for the various VMX controls MSRs when nested VMX is enabled.
2629 * The same values should also be used to verify that vmcs12 control fields are
2630 * valid during nested entry from L1 to L2.
2631 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2632 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2633 * bit in the high half is on if the corresponding bit in the control field
2634 * may be on. See also vmx_control_verify().
b87a51ae 2635 */
b9c237bb 2636static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
b87a51ae
NHE
2637{
2638 /*
2639 * Note that as a general rule, the high half of the MSRs (bits in
2640 * the control fields which may be 1) should be initialized by the
2641 * intersection of the underlying hardware's MSR (i.e., features which
2642 * can be supported) and the list of features we want to expose -
2643 * because they are known to be properly supported in our code.
2644 * Also, usually, the low half of the MSRs (bits which must be 1) can
2645 * be set to 0, meaning that L1 may turn off any of these bits. The
2646 * reason is that if one of these bits is necessary, it will appear
2647 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2648 * fields of vmcs01 and vmcs02, will turn these bits off - and
2649 * nested_vmx_exit_handled() will not pass related exits to L1.
2650 * These rules have exceptions below.
2651 */
2652
2653 /* pin-based controls */
eabeaacc 2654 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
b9c237bb
WV
2655 vmx->nested.nested_vmx_pinbased_ctls_low,
2656 vmx->nested.nested_vmx_pinbased_ctls_high);
2657 vmx->nested.nested_vmx_pinbased_ctls_low |=
2658 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2659 vmx->nested.nested_vmx_pinbased_ctls_high &=
2660 PIN_BASED_EXT_INTR_MASK |
2661 PIN_BASED_NMI_EXITING |
2662 PIN_BASED_VIRTUAL_NMIS;
2663 vmx->nested.nested_vmx_pinbased_ctls_high |=
2664 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
0238ea91 2665 PIN_BASED_VMX_PREEMPTION_TIMER;
d62caabb 2666 if (kvm_vcpu_apicv_active(&vmx->vcpu))
705699a1
WV
2667 vmx->nested.nested_vmx_pinbased_ctls_high |=
2668 PIN_BASED_POSTED_INTR;
b87a51ae 2669
3dbcd8da 2670 /* exit controls */
c0dfee58 2671 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
b9c237bb
WV
2672 vmx->nested.nested_vmx_exit_ctls_low,
2673 vmx->nested.nested_vmx_exit_ctls_high);
2674 vmx->nested.nested_vmx_exit_ctls_low =
2675 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
e0ba1a6f 2676
b9c237bb 2677 vmx->nested.nested_vmx_exit_ctls_high &=
b87a51ae 2678#ifdef CONFIG_X86_64
c0dfee58 2679 VM_EXIT_HOST_ADDR_SPACE_SIZE |
b87a51ae 2680#endif
f4124500 2681 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
b9c237bb
WV
2682 vmx->nested.nested_vmx_exit_ctls_high |=
2683 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
f4124500 2684 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
e0ba1a6f
BD
2685 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2686
a87036ad 2687 if (kvm_mpx_supported())
b9c237bb 2688 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
b87a51ae 2689
2996fca0 2690 /* We support free control of debug control saving. */
0115f9cb 2691 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2996fca0 2692
b87a51ae
NHE
2693 /* entry controls */
2694 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
b9c237bb
WV
2695 vmx->nested.nested_vmx_entry_ctls_low,
2696 vmx->nested.nested_vmx_entry_ctls_high);
2697 vmx->nested.nested_vmx_entry_ctls_low =
2698 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2699 vmx->nested.nested_vmx_entry_ctls_high &=
57435349
JK
2700#ifdef CONFIG_X86_64
2701 VM_ENTRY_IA32E_MODE |
2702#endif
2703 VM_ENTRY_LOAD_IA32_PAT;
b9c237bb
WV
2704 vmx->nested.nested_vmx_entry_ctls_high |=
2705 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
a87036ad 2706 if (kvm_mpx_supported())
b9c237bb 2707 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
57435349 2708
2996fca0 2709 /* We support free control of debug control loading. */
0115f9cb 2710 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2996fca0 2711
b87a51ae
NHE
2712 /* cpu-based controls */
2713 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
b9c237bb
WV
2714 vmx->nested.nested_vmx_procbased_ctls_low,
2715 vmx->nested.nested_vmx_procbased_ctls_high);
2716 vmx->nested.nested_vmx_procbased_ctls_low =
2717 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2718 vmx->nested.nested_vmx_procbased_ctls_high &=
a294c9bb
JK
2719 CPU_BASED_VIRTUAL_INTR_PENDING |
2720 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
b87a51ae
NHE
2721 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2722 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2723 CPU_BASED_CR3_STORE_EXITING |
2724#ifdef CONFIG_X86_64
2725 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2726#endif
2727 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
5f3d45e7
MD
2728 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2729 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2730 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2731 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
b87a51ae
NHE
2732 /*
2733 * We can allow some features even when not supported by the
2734 * hardware. For example, L1 can specify an MSR bitmap - and we
2735 * can use it to avoid exits to L1 - even when L0 runs L2
2736 * without MSR bitmaps.
2737 */
b9c237bb
WV
2738 vmx->nested.nested_vmx_procbased_ctls_high |=
2739 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
560b7ee1 2740 CPU_BASED_USE_MSR_BITMAPS;
b87a51ae 2741
3dcdf3ec 2742 /* We support free control of CR3 access interception. */
0115f9cb 2743 vmx->nested.nested_vmx_procbased_ctls_low &=
3dcdf3ec
JK
2744 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2745
b87a51ae
NHE
2746 /* secondary cpu-based controls */
2747 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
b9c237bb
WV
2748 vmx->nested.nested_vmx_secondary_ctls_low,
2749 vmx->nested.nested_vmx_secondary_ctls_high);
2750 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2751 vmx->nested.nested_vmx_secondary_ctls_high &=
d6851fbe 2752 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
b3a2a907 2753 SECONDARY_EXEC_RDTSCP |
1b07304c 2754 SECONDARY_EXEC_DESC |
f2b93280 2755 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
5c614b35 2756 SECONDARY_EXEC_ENABLE_VPID |
82f0dd4b 2757 SECONDARY_EXEC_APIC_REGISTER_VIRT |
608406e2 2758 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
81dc01f7 2759 SECONDARY_EXEC_WBINVD_EXITING |
dfa169bb 2760 SECONDARY_EXEC_XSAVES;
c18911a2 2761
afa61f75
NHE
2762 if (enable_ept) {
2763 /* nested EPT: emulate EPT also to L1 */
b9c237bb 2764 vmx->nested.nested_vmx_secondary_ctls_high |=
0790ec17 2765 SECONDARY_EXEC_ENABLE_EPT;
b9c237bb 2766 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
d3134dbf
JK
2767 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2768 VMX_EPT_INVEPT_BIT;
02120c45
BD
2769 if (cpu_has_vmx_ept_execute_only())
2770 vmx->nested.nested_vmx_ept_caps |=
2771 VMX_EPT_EXECUTE_ONLY_BIT;
b9c237bb 2772 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
45e11817
BD
2773 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2774 VMX_EPT_EXTENT_CONTEXT_BIT;
afa61f75 2775 } else
b9c237bb 2776 vmx->nested.nested_vmx_ept_caps = 0;
afa61f75 2777
ef697a71
PB
2778 /*
2779 * Old versions of KVM use the single-context version without
2780 * checking for support, so declare that it is supported even
2781 * though it is treated as global context. The alternative is
2782 * not failing the single-context invvpid, and it is worse.
2783 */
089d7b6e
WL
2784 if (enable_vpid)
2785 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
bcdde302 2786 VMX_VPID_EXTENT_SUPPORTED_MASK;
089d7b6e
WL
2787 else
2788 vmx->nested.nested_vmx_vpid_caps = 0;
99b83ac8 2789
0790ec17
RK
2790 if (enable_unrestricted_guest)
2791 vmx->nested.nested_vmx_secondary_ctls_high |=
2792 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2793
c18911a2 2794 /* miscellaneous data */
b9c237bb
WV
2795 rdmsr(MSR_IA32_VMX_MISC,
2796 vmx->nested.nested_vmx_misc_low,
2797 vmx->nested.nested_vmx_misc_high);
2798 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2799 vmx->nested.nested_vmx_misc_low |=
2800 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
f4124500 2801 VMX_MISC_ACTIVITY_HLT;
b9c237bb 2802 vmx->nested.nested_vmx_misc_high = 0;
62cc6b9d
DM
2803
2804 /*
2805 * This MSR reports some information about VMX support. We
2806 * should return information about the VMX we emulate for the
2807 * guest, and the VMCS structure we give it - not about the
2808 * VMX support of the underlying hardware.
2809 */
2810 vmx->nested.nested_vmx_basic =
2811 VMCS12_REVISION |
2812 VMX_BASIC_TRUE_CTLS |
2813 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2814 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2815
2816 if (cpu_has_vmx_basic_inout())
2817 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2818
2819 /*
8322ebbb 2820 * These MSRs specify bits which the guest must keep fixed on
62cc6b9d
DM
2821 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2822 * We picked the standard core2 setting.
2823 */
2824#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2825#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2826 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
62cc6b9d 2827 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
8322ebbb
DM
2828
2829 /* These MSRs specify bits which the guest must keep fixed off. */
2830 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2831 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
62cc6b9d
DM
2832
2833 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2834 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
b87a51ae
NHE
2835}
2836
3899152c
DM
2837/*
2838 * if fixed0[i] == 1: val[i] must be 1
2839 * if fixed1[i] == 0: val[i] must be 0
2840 */
2841static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2842{
2843 return ((val & fixed1) | fixed0) == val;
b87a51ae
NHE
2844}
2845
2846static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2847{
3899152c 2848 return fixed_bits_valid(control, low, high);
b87a51ae
NHE
2849}
2850
2851static inline u64 vmx_control_msr(u32 low, u32 high)
2852{
2853 return low | ((u64)high << 32);
2854}
2855
62cc6b9d
DM
2856static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2857{
2858 superset &= mask;
2859 subset &= mask;
2860
2861 return (superset | subset) == superset;
2862}
2863
2864static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2865{
2866 const u64 feature_and_reserved =
2867 /* feature (except bit 48; see below) */
2868 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2869 /* reserved */
2870 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2871 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2872
2873 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2874 return -EINVAL;
2875
2876 /*
2877 * KVM does not emulate a version of VMX that constrains physical
2878 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2879 */
2880 if (data & BIT_ULL(48))
2881 return -EINVAL;
2882
2883 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2884 vmx_basic_vmcs_revision_id(data))
2885 return -EINVAL;
2886
2887 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2888 return -EINVAL;
2889
2890 vmx->nested.nested_vmx_basic = data;
2891 return 0;
2892}
2893
2894static int
2895vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2896{
2897 u64 supported;
2898 u32 *lowp, *highp;
2899
2900 switch (msr_index) {
2901 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2902 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2903 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2904 break;
2905 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2906 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2907 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2908 break;
2909 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2910 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2911 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2912 break;
2913 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2914 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2915 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2916 break;
2917 case MSR_IA32_VMX_PROCBASED_CTLS2:
2918 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2919 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2920 break;
2921 default:
2922 BUG();
2923 }
2924
2925 supported = vmx_control_msr(*lowp, *highp);
2926
2927 /* Check must-be-1 bits are still 1. */
2928 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2929 return -EINVAL;
2930
2931 /* Check must-be-0 bits are still 0. */
2932 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
2933 return -EINVAL;
2934
2935 *lowp = data;
2936 *highp = data >> 32;
2937 return 0;
2938}
2939
2940static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
2941{
2942 const u64 feature_and_reserved_bits =
2943 /* feature */
2944 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
2945 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
2946 /* reserved */
2947 GENMASK_ULL(13, 9) | BIT_ULL(31);
2948 u64 vmx_misc;
2949
2950 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
2951 vmx->nested.nested_vmx_misc_high);
2952
2953 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
2954 return -EINVAL;
2955
2956 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
2957 PIN_BASED_VMX_PREEMPTION_TIMER) &&
2958 vmx_misc_preemption_timer_rate(data) !=
2959 vmx_misc_preemption_timer_rate(vmx_misc))
2960 return -EINVAL;
2961
2962 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
2963 return -EINVAL;
2964
2965 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
2966 return -EINVAL;
2967
2968 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
2969 return -EINVAL;
2970
2971 vmx->nested.nested_vmx_misc_low = data;
2972 vmx->nested.nested_vmx_misc_high = data >> 32;
2973 return 0;
2974}
2975
2976static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
2977{
2978 u64 vmx_ept_vpid_cap;
2979
2980 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
2981 vmx->nested.nested_vmx_vpid_caps);
2982
2983 /* Every bit is either reserved or a feature bit. */
2984 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
2985 return -EINVAL;
2986
2987 vmx->nested.nested_vmx_ept_caps = data;
2988 vmx->nested.nested_vmx_vpid_caps = data >> 32;
2989 return 0;
2990}
2991
2992static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2993{
2994 u64 *msr;
2995
2996 switch (msr_index) {
2997 case MSR_IA32_VMX_CR0_FIXED0:
2998 msr = &vmx->nested.nested_vmx_cr0_fixed0;
2999 break;
3000 case MSR_IA32_VMX_CR4_FIXED0:
3001 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3002 break;
3003 default:
3004 BUG();
3005 }
3006
3007 /*
3008 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3009 * must be 1 in the restored value.
3010 */
3011 if (!is_bitwise_subset(data, *msr, -1ULL))
3012 return -EINVAL;
3013
3014 *msr = data;
3015 return 0;
3016}
3017
3018/*
3019 * Called when userspace is restoring VMX MSRs.
3020 *
3021 * Returns 0 on success, non-0 otherwise.
3022 */
3023static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
b87a51ae 3024{
b9c237bb
WV
3025 struct vcpu_vmx *vmx = to_vmx(vcpu);
3026
b87a51ae 3027 switch (msr_index) {
b87a51ae 3028 case MSR_IA32_VMX_BASIC:
62cc6b9d
DM
3029 return vmx_restore_vmx_basic(vmx, data);
3030 case MSR_IA32_VMX_PINBASED_CTLS:
3031 case MSR_IA32_VMX_PROCBASED_CTLS:
3032 case MSR_IA32_VMX_EXIT_CTLS:
3033 case MSR_IA32_VMX_ENTRY_CTLS:
b87a51ae 3034 /*
62cc6b9d
DM
3035 * The "non-true" VMX capability MSRs are generated from the
3036 * "true" MSRs, so we do not support restoring them directly.
3037 *
3038 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3039 * should restore the "true" MSRs with the must-be-1 bits
3040 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3041 * DEFAULT SETTINGS".
b87a51ae 3042 */
62cc6b9d
DM
3043 return -EINVAL;
3044 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3045 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3046 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3047 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3048 case MSR_IA32_VMX_PROCBASED_CTLS2:
3049 return vmx_restore_control_msr(vmx, msr_index, data);
3050 case MSR_IA32_VMX_MISC:
3051 return vmx_restore_vmx_misc(vmx, data);
3052 case MSR_IA32_VMX_CR0_FIXED0:
3053 case MSR_IA32_VMX_CR4_FIXED0:
3054 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3055 case MSR_IA32_VMX_CR0_FIXED1:
3056 case MSR_IA32_VMX_CR4_FIXED1:
3057 /*
3058 * These MSRs are generated based on the vCPU's CPUID, so we
3059 * do not support restoring them directly.
3060 */
3061 return -EINVAL;
3062 case MSR_IA32_VMX_EPT_VPID_CAP:
3063 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3064 case MSR_IA32_VMX_VMCS_ENUM:
3065 vmx->nested.nested_vmx_vmcs_enum = data;
3066 return 0;
3067 default:
b87a51ae 3068 /*
62cc6b9d 3069 * The rest of the VMX capability MSRs do not support restore.
b87a51ae 3070 */
62cc6b9d
DM
3071 return -EINVAL;
3072 }
3073}
3074
3075/* Returns 0 on success, non-0 otherwise. */
3076static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3077{
3078 struct vcpu_vmx *vmx = to_vmx(vcpu);
3079
3080 switch (msr_index) {
3081 case MSR_IA32_VMX_BASIC:
3082 *pdata = vmx->nested.nested_vmx_basic;
b87a51ae
NHE
3083 break;
3084 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3085 case MSR_IA32_VMX_PINBASED_CTLS:
b9c237bb
WV
3086 *pdata = vmx_control_msr(
3087 vmx->nested.nested_vmx_pinbased_ctls_low,
3088 vmx->nested.nested_vmx_pinbased_ctls_high);
0115f9cb
DM
3089 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3090 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
b87a51ae
NHE
3091 break;
3092 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3093 case MSR_IA32_VMX_PROCBASED_CTLS:
b9c237bb
WV
3094 *pdata = vmx_control_msr(
3095 vmx->nested.nested_vmx_procbased_ctls_low,
3096 vmx->nested.nested_vmx_procbased_ctls_high);
0115f9cb
DM
3097 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3098 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
b87a51ae
NHE
3099 break;
3100 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3101 case MSR_IA32_VMX_EXIT_CTLS:
b9c237bb
WV
3102 *pdata = vmx_control_msr(
3103 vmx->nested.nested_vmx_exit_ctls_low,
3104 vmx->nested.nested_vmx_exit_ctls_high);
0115f9cb
DM
3105 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3106 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
b87a51ae
NHE
3107 break;
3108 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3109 case MSR_IA32_VMX_ENTRY_CTLS:
b9c237bb
WV
3110 *pdata = vmx_control_msr(
3111 vmx->nested.nested_vmx_entry_ctls_low,
3112 vmx->nested.nested_vmx_entry_ctls_high);
0115f9cb
DM
3113 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3114 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
b87a51ae
NHE
3115 break;
3116 case MSR_IA32_VMX_MISC:
b9c237bb
WV
3117 *pdata = vmx_control_msr(
3118 vmx->nested.nested_vmx_misc_low,
3119 vmx->nested.nested_vmx_misc_high);
b87a51ae 3120 break;
b87a51ae 3121 case MSR_IA32_VMX_CR0_FIXED0:
62cc6b9d 3122 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
b87a51ae
NHE
3123 break;
3124 case MSR_IA32_VMX_CR0_FIXED1:
62cc6b9d 3125 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
b87a51ae
NHE
3126 break;
3127 case MSR_IA32_VMX_CR4_FIXED0:
62cc6b9d 3128 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
b87a51ae
NHE
3129 break;
3130 case MSR_IA32_VMX_CR4_FIXED1:
62cc6b9d 3131 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
b87a51ae
NHE
3132 break;
3133 case MSR_IA32_VMX_VMCS_ENUM:
62cc6b9d 3134 *pdata = vmx->nested.nested_vmx_vmcs_enum;
b87a51ae
NHE
3135 break;
3136 case MSR_IA32_VMX_PROCBASED_CTLS2:
b9c237bb
WV
3137 *pdata = vmx_control_msr(
3138 vmx->nested.nested_vmx_secondary_ctls_low,
3139 vmx->nested.nested_vmx_secondary_ctls_high);
b87a51ae
NHE
3140 break;
3141 case MSR_IA32_VMX_EPT_VPID_CAP:
089d7b6e
WL
3142 *pdata = vmx->nested.nested_vmx_ept_caps |
3143 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
b87a51ae
NHE
3144 break;
3145 default:
b87a51ae 3146 return 1;
b3897a49
NHE
3147 }
3148
b87a51ae
NHE
3149 return 0;
3150}
3151
37e4c997
HZ
3152static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3153 uint64_t val)
3154{
3155 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3156
3157 return !(val & ~valid_bits);
3158}
3159
6aa8b732
AK
3160/*
3161 * Reads an msr value (of 'msr_index') into 'pdata'.
3162 * Returns 0 on success, non-0 otherwise.
3163 * Assumes vcpu_load() was already called.
3164 */
609e36d3 3165static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
6aa8b732 3166{
26bb0981 3167 struct shared_msr_entry *msr;
6aa8b732 3168
609e36d3 3169 switch (msr_info->index) {
05b3e0c2 3170#ifdef CONFIG_X86_64
6aa8b732 3171 case MSR_FS_BASE:
609e36d3 3172 msr_info->data = vmcs_readl(GUEST_FS_BASE);
6aa8b732
AK
3173 break;
3174 case MSR_GS_BASE:
609e36d3 3175 msr_info->data = vmcs_readl(GUEST_GS_BASE);
6aa8b732 3176 break;
44ea2b17
AK
3177 case MSR_KERNEL_GS_BASE:
3178 vmx_load_host_state(to_vmx(vcpu));
609e36d3 3179 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
44ea2b17 3180 break;
26bb0981 3181#endif
6aa8b732 3182 case MSR_EFER:
609e36d3 3183 return kvm_get_msr_common(vcpu, msr_info);
af24a4e4 3184 case MSR_IA32_TSC:
be7b263e 3185 msr_info->data = guest_read_tsc(vcpu);
6aa8b732
AK
3186 break;
3187 case MSR_IA32_SYSENTER_CS:
609e36d3 3188 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
6aa8b732
AK
3189 break;
3190 case MSR_IA32_SYSENTER_EIP:
609e36d3 3191 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
6aa8b732
AK
3192 break;
3193 case MSR_IA32_SYSENTER_ESP:
609e36d3 3194 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
6aa8b732 3195 break;
0dd376e7 3196 case MSR_IA32_BNDCFGS:
a87036ad 3197 if (!kvm_mpx_supported())
93c4adc7 3198 return 1;
609e36d3 3199 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
0dd376e7 3200 break;
c45dcc71
AR
3201 case MSR_IA32_MCG_EXT_CTL:
3202 if (!msr_info->host_initiated &&
3203 !(to_vmx(vcpu)->msr_ia32_feature_control &
3204 FEATURE_CONTROL_LMCE))
cae50139 3205 return 1;
c45dcc71
AR
3206 msr_info->data = vcpu->arch.mcg_ext_ctl;
3207 break;
cae50139 3208 case MSR_IA32_FEATURE_CONTROL:
3b84080b 3209 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
cae50139
JK
3210 break;
3211 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3212 if (!nested_vmx_allowed(vcpu))
3213 return 1;
609e36d3 3214 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
20300099
WL
3215 case MSR_IA32_XSS:
3216 if (!vmx_xsaves_supported())
3217 return 1;
609e36d3 3218 msr_info->data = vcpu->arch.ia32_xss;
20300099 3219 break;
4e47c7a6 3220 case MSR_TSC_AUX:
81b1b9ca 3221 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
4e47c7a6
SY
3222 return 1;
3223 /* Otherwise falls through */
6aa8b732 3224 default:
609e36d3 3225 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
3bab1f5d 3226 if (msr) {
609e36d3 3227 msr_info->data = msr->data;
3bab1f5d 3228 break;
6aa8b732 3229 }
609e36d3 3230 return kvm_get_msr_common(vcpu, msr_info);
6aa8b732
AK
3231 }
3232
6aa8b732
AK
3233 return 0;
3234}
3235
cae50139
JK
3236static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3237
6aa8b732
AK
3238/*
3239 * Writes msr value into into the appropriate "register".
3240 * Returns 0 on success, non-0 otherwise.
3241 * Assumes vcpu_load() was already called.
3242 */
8fe8ab46 3243static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
6aa8b732 3244{
a2fa3e9f 3245 struct vcpu_vmx *vmx = to_vmx(vcpu);
26bb0981 3246 struct shared_msr_entry *msr;
2cc51560 3247 int ret = 0;
8fe8ab46
WA
3248 u32 msr_index = msr_info->index;
3249 u64 data = msr_info->data;
2cc51560 3250
6aa8b732 3251 switch (msr_index) {
3bab1f5d 3252 case MSR_EFER:
8fe8ab46 3253 ret = kvm_set_msr_common(vcpu, msr_info);
2cc51560 3254 break;
16175a79 3255#ifdef CONFIG_X86_64
6aa8b732 3256 case MSR_FS_BASE:
2fb92db1 3257 vmx_segment_cache_clear(vmx);
6aa8b732
AK
3258 vmcs_writel(GUEST_FS_BASE, data);
3259 break;
3260 case MSR_GS_BASE:
2fb92db1 3261 vmx_segment_cache_clear(vmx);
6aa8b732
AK
3262 vmcs_writel(GUEST_GS_BASE, data);
3263 break;
44ea2b17
AK
3264 case MSR_KERNEL_GS_BASE:
3265 vmx_load_host_state(vmx);
3266 vmx->msr_guest_kernel_gs_base = data;
3267 break;
6aa8b732
AK
3268#endif
3269 case MSR_IA32_SYSENTER_CS:
3270 vmcs_write32(GUEST_SYSENTER_CS, data);
3271 break;
3272 case MSR_IA32_SYSENTER_EIP:
f5b42c33 3273 vmcs_writel(GUEST_SYSENTER_EIP, data);
6aa8b732
AK
3274 break;
3275 case MSR_IA32_SYSENTER_ESP:
f5b42c33 3276 vmcs_writel(GUEST_SYSENTER_ESP, data);
6aa8b732 3277 break;
0dd376e7 3278 case MSR_IA32_BNDCFGS:
a87036ad 3279 if (!kvm_mpx_supported())
93c4adc7 3280 return 1;
0dd376e7
LJ
3281 vmcs_write64(GUEST_BNDCFGS, data);
3282 break;
af24a4e4 3283 case MSR_IA32_TSC:
8fe8ab46 3284 kvm_write_tsc(vcpu, msr_info);
6aa8b732 3285 break;
468d472f
SY
3286 case MSR_IA32_CR_PAT:
3287 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
4566654b
NA
3288 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3289 return 1;
468d472f
SY
3290 vmcs_write64(GUEST_IA32_PAT, data);
3291 vcpu->arch.pat = data;
3292 break;
3293 }
8fe8ab46 3294 ret = kvm_set_msr_common(vcpu, msr_info);
4e47c7a6 3295 break;
ba904635
WA
3296 case MSR_IA32_TSC_ADJUST:
3297 ret = kvm_set_msr_common(vcpu, msr_info);
4e47c7a6 3298 break;
c45dcc71
AR
3299 case MSR_IA32_MCG_EXT_CTL:
3300 if ((!msr_info->host_initiated &&
3301 !(to_vmx(vcpu)->msr_ia32_feature_control &
3302 FEATURE_CONTROL_LMCE)) ||
3303 (data & ~MCG_EXT_CTL_LMCE_EN))
3304 return 1;
3305 vcpu->arch.mcg_ext_ctl = data;
3306 break;
cae50139 3307 case MSR_IA32_FEATURE_CONTROL:
37e4c997 3308 if (!vmx_feature_control_msr_valid(vcpu, data) ||
3b84080b 3309 (to_vmx(vcpu)->msr_ia32_feature_control &
cae50139
JK
3310 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3311 return 1;
3b84080b 3312 vmx->msr_ia32_feature_control = data;
cae50139
JK
3313 if (msr_info->host_initiated && data == 0)
3314 vmx_leave_nested(vcpu);
3315 break;
3316 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
62cc6b9d
DM
3317 if (!msr_info->host_initiated)
3318 return 1; /* they are read-only */
3319 if (!nested_vmx_allowed(vcpu))
3320 return 1;
3321 return vmx_set_vmx_msr(vcpu, msr_index, data);
20300099
WL
3322 case MSR_IA32_XSS:
3323 if (!vmx_xsaves_supported())
3324 return 1;
3325 /*
3326 * The only supported bit as of Skylake is bit 8, but
3327 * it is not supported on KVM.
3328 */
3329 if (data != 0)
3330 return 1;
3331 vcpu->arch.ia32_xss = data;
3332 if (vcpu->arch.ia32_xss != host_xss)
3333 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3334 vcpu->arch.ia32_xss, host_xss);
3335 else
3336 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3337 break;
4e47c7a6 3338 case MSR_TSC_AUX:
81b1b9ca 3339 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
4e47c7a6
SY
3340 return 1;
3341 /* Check reserved bit, higher 32 bits should be zero */
3342 if ((data >> 32) != 0)
3343 return 1;
3344 /* Otherwise falls through */
6aa8b732 3345 default:
8b9cf98c 3346 msr = find_msr_entry(vmx, msr_index);
3bab1f5d 3347 if (msr) {
8b3c3104 3348 u64 old_msr_data = msr->data;
3bab1f5d 3349 msr->data = data;
2225fd56
AK
3350 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3351 preempt_disable();
8b3c3104
AH
3352 ret = kvm_set_shared_msr(msr->index, msr->data,
3353 msr->mask);
2225fd56 3354 preempt_enable();
8b3c3104
AH
3355 if (ret)
3356 msr->data = old_msr_data;
2225fd56 3357 }
3bab1f5d 3358 break;
6aa8b732 3359 }
8fe8ab46 3360 ret = kvm_set_msr_common(vcpu, msr_info);
6aa8b732
AK
3361 }
3362
2cc51560 3363 return ret;
6aa8b732
AK
3364}
3365
5fdbf976 3366static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
6aa8b732 3367{
5fdbf976
MT
3368 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3369 switch (reg) {
3370 case VCPU_REGS_RSP:
3371 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3372 break;
3373 case VCPU_REGS_RIP:
3374 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3375 break;
6de4f3ad
AK
3376 case VCPU_EXREG_PDPTR:
3377 if (enable_ept)
3378 ept_save_pdptrs(vcpu);
3379 break;
5fdbf976
MT
3380 default:
3381 break;
3382 }
6aa8b732
AK
3383}
3384
6aa8b732
AK
3385static __init int cpu_has_kvm_support(void)
3386{
6210e37b 3387 return cpu_has_vmx();
6aa8b732
AK
3388}
3389
3390static __init int vmx_disabled_by_bios(void)
3391{
3392 u64 msr;
3393
3394 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
cafd6659 3395 if (msr & FEATURE_CONTROL_LOCKED) {
23f3e991 3396 /* launched w/ TXT and VMX disabled */
cafd6659
SW
3397 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3398 && tboot_enabled())
3399 return 1;
23f3e991 3400 /* launched w/o TXT and VMX only enabled w/ TXT */
cafd6659 3401 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
23f3e991 3402 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
f9335afe
SW
3403 && !tboot_enabled()) {
3404 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
23f3e991 3405 "activate TXT before enabling KVM\n");
cafd6659 3406 return 1;
f9335afe 3407 }
23f3e991
JC
3408 /* launched w/o TXT and VMX disabled */
3409 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3410 && !tboot_enabled())
3411 return 1;
cafd6659
SW
3412 }
3413
3414 return 0;
6aa8b732
AK
3415}
3416
7725b894
DX
3417static void kvm_cpu_vmxon(u64 addr)
3418{
1c5ac21a
AS
3419 intel_pt_handle_vmx(1);
3420
7725b894
DX
3421 asm volatile (ASM_VMX_VMXON_RAX
3422 : : "a"(&addr), "m"(addr)
3423 : "memory", "cc");
3424}
3425
13a34e06 3426static int hardware_enable(void)
6aa8b732
AK
3427{
3428 int cpu = raw_smp_processor_id();
3429 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
cafd6659 3430 u64 old, test_bits;
6aa8b732 3431
1e02ce4c 3432 if (cr4_read_shadow() & X86_CR4_VMXE)
10474ae8
AG
3433 return -EBUSY;
3434
d462b819 3435 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
bf9f6ac8
FW
3436 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3437 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
8f536b76
ZY
3438
3439 /*
3440 * Now we can enable the vmclear operation in kdump
3441 * since the loaded_vmcss_on_cpu list on this cpu
3442 * has been initialized.
3443 *
3444 * Though the cpu is not in VMX operation now, there
3445 * is no problem to enable the vmclear operation
3446 * for the loaded_vmcss_on_cpu list is empty!
3447 */
3448 crash_enable_local_vmclear(cpu);
3449
6aa8b732 3450 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
cafd6659
SW
3451
3452 test_bits = FEATURE_CONTROL_LOCKED;
3453 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3454 if (tboot_enabled())
3455 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3456
3457 if ((old & test_bits) != test_bits) {
6aa8b732 3458 /* enable and lock */
cafd6659
SW
3459 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3460 }
375074cc 3461 cr4_set_bits(X86_CR4_VMXE);
10474ae8 3462
4610c9cc
DX
3463 if (vmm_exclusive) {
3464 kvm_cpu_vmxon(phys_addr);
3465 ept_sync_global();
3466 }
10474ae8 3467
89cbc767 3468 native_store_gdt(this_cpu_ptr(&host_gdt));
3444d7da 3469
10474ae8 3470 return 0;
6aa8b732
AK
3471}
3472
d462b819 3473static void vmclear_local_loaded_vmcss(void)
543e4243
AK
3474{
3475 int cpu = raw_smp_processor_id();
d462b819 3476 struct loaded_vmcs *v, *n;
543e4243 3477
d462b819
NHE
3478 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3479 loaded_vmcss_on_cpu_link)
3480 __loaded_vmcs_clear(v);
543e4243
AK
3481}
3482
710ff4a8
EH
3483
3484/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3485 * tricks.
3486 */
3487static void kvm_cpu_vmxoff(void)
6aa8b732 3488{
4ecac3fd 3489 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
1c5ac21a
AS
3490
3491 intel_pt_handle_vmx(0);
6aa8b732
AK
3492}
3493
13a34e06 3494static void hardware_disable(void)
710ff4a8 3495{
4610c9cc 3496 if (vmm_exclusive) {
d462b819 3497 vmclear_local_loaded_vmcss();
4610c9cc
DX
3498 kvm_cpu_vmxoff();
3499 }
375074cc 3500 cr4_clear_bits(X86_CR4_VMXE);
710ff4a8
EH
3501}
3502
1c3d14fe 3503static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
d77c26fc 3504 u32 msr, u32 *result)
1c3d14fe
YS
3505{
3506 u32 vmx_msr_low, vmx_msr_high;
3507 u32 ctl = ctl_min | ctl_opt;
3508
3509 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3510
3511 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3512 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3513
3514 /* Ensure minimum (required) set of control bits are supported. */
3515 if (ctl_min & ~ctl)
002c7f7c 3516 return -EIO;
1c3d14fe
YS
3517
3518 *result = ctl;
3519 return 0;
3520}
3521
110312c8
AK
3522static __init bool allow_1_setting(u32 msr, u32 ctl)
3523{
3524 u32 vmx_msr_low, vmx_msr_high;
3525
3526 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3527 return vmx_msr_high & ctl;
3528}
3529
002c7f7c 3530static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
6aa8b732
AK
3531{
3532 u32 vmx_msr_low, vmx_msr_high;
d56f546d 3533 u32 min, opt, min2, opt2;
1c3d14fe
YS
3534 u32 _pin_based_exec_control = 0;
3535 u32 _cpu_based_exec_control = 0;
f78e0e2e 3536 u32 _cpu_based_2nd_exec_control = 0;
1c3d14fe
YS
3537 u32 _vmexit_control = 0;
3538 u32 _vmentry_control = 0;
3539
10166744 3540 min = CPU_BASED_HLT_EXITING |
1c3d14fe
YS
3541#ifdef CONFIG_X86_64
3542 CPU_BASED_CR8_LOAD_EXITING |
3543 CPU_BASED_CR8_STORE_EXITING |
3544#endif
d56f546d
SY
3545 CPU_BASED_CR3_LOAD_EXITING |
3546 CPU_BASED_CR3_STORE_EXITING |
1c3d14fe
YS
3547 CPU_BASED_USE_IO_BITMAPS |
3548 CPU_BASED_MOV_DR_EXITING |
a7052897 3549 CPU_BASED_USE_TSC_OFFSETING |
59708670
SY
3550 CPU_BASED_MWAIT_EXITING |
3551 CPU_BASED_MONITOR_EXITING |
fee84b07
AK
3552 CPU_BASED_INVLPG_EXITING |
3553 CPU_BASED_RDPMC_EXITING;
443381a8 3554
f78e0e2e 3555 opt = CPU_BASED_TPR_SHADOW |
25c5f225 3556 CPU_BASED_USE_MSR_BITMAPS |
f78e0e2e 3557 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1c3d14fe
YS
3558 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3559 &_cpu_based_exec_control) < 0)
002c7f7c 3560 return -EIO;
6e5d865c
YS
3561#ifdef CONFIG_X86_64
3562 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3563 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3564 ~CPU_BASED_CR8_STORE_EXITING;
3565#endif
f78e0e2e 3566 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
d56f546d
SY
3567 min2 = 0;
3568 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
8d14695f 3569 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2384d2b3 3570 SECONDARY_EXEC_WBINVD_EXITING |
d56f546d 3571 SECONDARY_EXEC_ENABLE_VPID |
3a624e29 3572 SECONDARY_EXEC_ENABLE_EPT |
4b8d54f9 3573 SECONDARY_EXEC_UNRESTRICTED_GUEST |
4e47c7a6 3574 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
ad756a16 3575 SECONDARY_EXEC_RDTSCP |
83d4c286 3576 SECONDARY_EXEC_ENABLE_INVPCID |
c7c9c56c 3577 SECONDARY_EXEC_APIC_REGISTER_VIRT |
abc4fc58 3578 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
20300099 3579 SECONDARY_EXEC_SHADOW_VMCS |
843e4330 3580 SECONDARY_EXEC_XSAVES |
8b3e34e4 3581 SECONDARY_EXEC_ENABLE_PML |
64903d61 3582 SECONDARY_EXEC_TSC_SCALING;
d56f546d
SY
3583 if (adjust_vmx_controls(min2, opt2,
3584 MSR_IA32_VMX_PROCBASED_CTLS2,
f78e0e2e
SY
3585 &_cpu_based_2nd_exec_control) < 0)
3586 return -EIO;
3587 }
3588#ifndef CONFIG_X86_64
3589 if (!(_cpu_based_2nd_exec_control &
3590 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3591 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3592#endif
83d4c286
YZ
3593
3594 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3595 _cpu_based_2nd_exec_control &= ~(
8d14695f 3596 SECONDARY_EXEC_APIC_REGISTER_VIRT |
c7c9c56c
YZ
3597 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3598 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
83d4c286 3599
d56f546d 3600 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
a7052897
MT
3601 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3602 enabled */
5fff7d27
GN
3603 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3604 CPU_BASED_CR3_STORE_EXITING |
3605 CPU_BASED_INVLPG_EXITING);
d56f546d
SY
3606 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3607 vmx_capability.ept, vmx_capability.vpid);
3608 }
1c3d14fe 3609
91fa0f8e 3610 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
1c3d14fe
YS
3611#ifdef CONFIG_X86_64
3612 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3613#endif
a547c6db 3614 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
91fa0f8e 3615 VM_EXIT_CLEAR_BNDCFGS;
1c3d14fe
YS
3616 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3617 &_vmexit_control) < 0)
002c7f7c 3618 return -EIO;
1c3d14fe 3619
01e439be 3620 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
64672c95
YJ
3621 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3622 PIN_BASED_VMX_PREEMPTION_TIMER;
01e439be
YZ
3623 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3624 &_pin_based_exec_control) < 0)
3625 return -EIO;
3626
1c17c3e6
PB
3627 if (cpu_has_broken_vmx_preemption_timer())
3628 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
01e439be 3629 if (!(_cpu_based_2nd_exec_control &
91fa0f8e 3630 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
01e439be
YZ
3631 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3632
c845f9c6 3633 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
da8999d3 3634 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
1c3d14fe
YS
3635 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3636 &_vmentry_control) < 0)
002c7f7c 3637 return -EIO;
6aa8b732 3638
c68876fd 3639 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
1c3d14fe
YS
3640
3641 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3642 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
002c7f7c 3643 return -EIO;
1c3d14fe
YS
3644
3645#ifdef CONFIG_X86_64
3646 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3647 if (vmx_msr_high & (1u<<16))
002c7f7c 3648 return -EIO;
1c3d14fe
YS
3649#endif
3650
3651 /* Require Write-Back (WB) memory type for VMCS accesses. */
3652 if (((vmx_msr_high >> 18) & 15) != 6)
002c7f7c 3653 return -EIO;
1c3d14fe 3654
002c7f7c 3655 vmcs_conf->size = vmx_msr_high & 0x1fff;
16cb0255 3656 vmcs_conf->order = get_order(vmcs_conf->size);
9ac7e3e8 3657 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
002c7f7c 3658 vmcs_conf->revision_id = vmx_msr_low;
1c3d14fe 3659
002c7f7c
YS
3660 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3661 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
f78e0e2e 3662 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
002c7f7c
YS
3663 vmcs_conf->vmexit_ctrl = _vmexit_control;
3664 vmcs_conf->vmentry_ctrl = _vmentry_control;
1c3d14fe 3665
110312c8
AK
3666 cpu_has_load_ia32_efer =
3667 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3668 VM_ENTRY_LOAD_IA32_EFER)
3669 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3670 VM_EXIT_LOAD_IA32_EFER);
3671
8bf00a52
GN
3672 cpu_has_load_perf_global_ctrl =
3673 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3674 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3675 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3676 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3677
3678 /*
3679 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
bb3541f1 3680 * but due to errata below it can't be used. Workaround is to use
8bf00a52
GN
3681 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3682 *
3683 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3684 *
3685 * AAK155 (model 26)
3686 * AAP115 (model 30)
3687 * AAT100 (model 37)
3688 * BC86,AAY89,BD102 (model 44)
3689 * BA97 (model 46)
3690 *
3691 */
3692 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3693 switch (boot_cpu_data.x86_model) {
3694 case 26:
3695 case 30:
3696 case 37:
3697 case 44:
3698 case 46:
3699 cpu_has_load_perf_global_ctrl = false;
3700 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3701 "does not work properly. Using workaround\n");
3702 break;
3703 default:
3704 break;
3705 }
3706 }
3707
782511b0 3708 if (boot_cpu_has(X86_FEATURE_XSAVES))
20300099
WL
3709 rdmsrl(MSR_IA32_XSS, host_xss);
3710
1c3d14fe 3711 return 0;
c68876fd 3712}
6aa8b732
AK
3713
3714static struct vmcs *alloc_vmcs_cpu(int cpu)
3715{
3716 int node = cpu_to_node(cpu);
3717 struct page *pages;
3718 struct vmcs *vmcs;
3719
96db800f 3720 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
6aa8b732
AK
3721 if (!pages)
3722 return NULL;
3723 vmcs = page_address(pages);
1c3d14fe
YS
3724 memset(vmcs, 0, vmcs_config.size);
3725 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
6aa8b732
AK
3726 return vmcs;
3727}
3728
3729static struct vmcs *alloc_vmcs(void)
3730{
d3b2c338 3731 return alloc_vmcs_cpu(raw_smp_processor_id());
6aa8b732
AK
3732}
3733
3734static void free_vmcs(struct vmcs *vmcs)
3735{
1c3d14fe 3736 free_pages((unsigned long)vmcs, vmcs_config.order);
6aa8b732
AK
3737}
3738
d462b819
NHE
3739/*
3740 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3741 */
3742static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3743{
3744 if (!loaded_vmcs->vmcs)
3745 return;
3746 loaded_vmcs_clear(loaded_vmcs);
3747 free_vmcs(loaded_vmcs->vmcs);
3748 loaded_vmcs->vmcs = NULL;
355f4fb1 3749 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
d462b819
NHE
3750}
3751
39959588 3752static void free_kvm_area(void)
6aa8b732
AK
3753{
3754 int cpu;
3755
3230bb47 3756 for_each_possible_cpu(cpu) {
6aa8b732 3757 free_vmcs(per_cpu(vmxarea, cpu));
3230bb47
ZA
3758 per_cpu(vmxarea, cpu) = NULL;
3759 }
6aa8b732
AK
3760}
3761
fe2b201b
BD
3762static void init_vmcs_shadow_fields(void)
3763{
3764 int i, j;
3765
3766 /* No checks for read only fields yet */
3767
3768 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3769 switch (shadow_read_write_fields[i]) {
3770 case GUEST_BNDCFGS:
a87036ad 3771 if (!kvm_mpx_supported())
fe2b201b
BD
3772 continue;
3773 break;
3774 default:
3775 break;
3776 }
3777
3778 if (j < i)
3779 shadow_read_write_fields[j] =
3780 shadow_read_write_fields[i];
3781 j++;
3782 }
3783 max_shadow_read_write_fields = j;
3784
3785 /* shadowed fields guest access without vmexit */
3786 for (i = 0; i < max_shadow_read_write_fields; i++) {
3787 clear_bit(shadow_read_write_fields[i],
3788 vmx_vmwrite_bitmap);
3789 clear_bit(shadow_read_write_fields[i],
3790 vmx_vmread_bitmap);
3791 }
3792 for (i = 0; i < max_shadow_read_only_fields; i++)
3793 clear_bit(shadow_read_only_fields[i],
3794 vmx_vmread_bitmap);
3795}
3796
6aa8b732
AK
3797static __init int alloc_kvm_area(void)
3798{
3799 int cpu;
3800
3230bb47 3801 for_each_possible_cpu(cpu) {
6aa8b732
AK
3802 struct vmcs *vmcs;
3803
3804 vmcs = alloc_vmcs_cpu(cpu);
3805 if (!vmcs) {
3806 free_kvm_area();
3807 return -ENOMEM;
3808 }
3809
3810 per_cpu(vmxarea, cpu) = vmcs;
3811 }
3812 return 0;
3813}
3814
14168786
GN
3815static bool emulation_required(struct kvm_vcpu *vcpu)
3816{
3817 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3818}
3819
91b0aa2c 3820static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
d99e4152 3821 struct kvm_segment *save)
6aa8b732 3822{
d99e4152
GN
3823 if (!emulate_invalid_guest_state) {
3824 /*
3825 * CS and SS RPL should be equal during guest entry according
3826 * to VMX spec, but in reality it is not always so. Since vcpu
3827 * is in the middle of the transition from real mode to
3828 * protected mode it is safe to assume that RPL 0 is a good
3829 * default value.
3830 */
3831 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
b32a9918
NA
3832 save->selector &= ~SEGMENT_RPL_MASK;
3833 save->dpl = save->selector & SEGMENT_RPL_MASK;
d99e4152 3834 save->s = 1;
6aa8b732 3835 }
d99e4152 3836 vmx_set_segment(vcpu, save, seg);
6aa8b732
AK
3837}
3838
3839static void enter_pmode(struct kvm_vcpu *vcpu)
3840{
3841 unsigned long flags;
a89a8fb9 3842 struct vcpu_vmx *vmx = to_vmx(vcpu);
6aa8b732 3843
d99e4152
GN
3844 /*
3845 * Update real mode segment cache. It may be not up-to-date if sement
3846 * register was written while vcpu was in a guest mode.
3847 */
3848 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3849 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3850 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3851 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3852 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3853 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3854
7ffd92c5 3855 vmx->rmode.vm86_active = 0;
6aa8b732 3856
2fb92db1
AK
3857 vmx_segment_cache_clear(vmx);
3858
f5f7b2fe 3859 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
6aa8b732
AK
3860
3861 flags = vmcs_readl(GUEST_RFLAGS);
78ac8b47
AK
3862 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3863 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
6aa8b732
AK
3864 vmcs_writel(GUEST_RFLAGS, flags);
3865
66aee91a
RR
3866 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3867 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
6aa8b732
AK
3868
3869 update_exception_bitmap(vcpu);
3870
91b0aa2c
GN
3871 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3872 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3873 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3874 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3875 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3876 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
6aa8b732
AK
3877}
3878
f5f7b2fe 3879static void fix_rmode_seg(int seg, struct kvm_segment *save)
6aa8b732 3880{
772e0318 3881 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
d99e4152
GN
3882 struct kvm_segment var = *save;
3883
3884 var.dpl = 0x3;
3885 if (seg == VCPU_SREG_CS)
3886 var.type = 0x3;
3887
3888 if (!emulate_invalid_guest_state) {
3889 var.selector = var.base >> 4;
3890 var.base = var.base & 0xffff0;
3891 var.limit = 0xffff;
3892 var.g = 0;
3893 var.db = 0;
3894 var.present = 1;
3895 var.s = 1;
3896 var.l = 0;
3897 var.unusable = 0;
3898 var.type = 0x3;
3899 var.avl = 0;
3900 if (save->base & 0xf)
3901 printk_once(KERN_WARNING "kvm: segment base is not "
3902 "paragraph aligned when entering "
3903 "protected mode (seg=%d)", seg);
3904 }
6aa8b732 3905
d99e4152 3906 vmcs_write16(sf->selector, var.selector);
96794e4e 3907 vmcs_writel(sf->base, var.base);
d99e4152
GN
3908 vmcs_write32(sf->limit, var.limit);
3909 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
6aa8b732
AK
3910}
3911
3912static void enter_rmode(struct kvm_vcpu *vcpu)
3913{
3914 unsigned long flags;
a89a8fb9 3915 struct vcpu_vmx *vmx = to_vmx(vcpu);
6aa8b732 3916
f5f7b2fe
AK
3917 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3918 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3919 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3920 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3921 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
c6ad1153
GN
3922 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3923 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
f5f7b2fe 3924
7ffd92c5 3925 vmx->rmode.vm86_active = 1;
6aa8b732 3926
776e58ea
GN
3927 /*
3928 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
4918c6ca 3929 * vcpu. Warn the user that an update is overdue.
776e58ea 3930 */
4918c6ca 3931 if (!vcpu->kvm->arch.tss_addr)
776e58ea
GN
3932 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3933 "called before entering vcpu\n");
776e58ea 3934
2fb92db1
AK
3935 vmx_segment_cache_clear(vmx);
3936
4918c6ca 3937 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
6aa8b732 3938 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
6aa8b732
AK
3939 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3940
3941 flags = vmcs_readl(GUEST_RFLAGS);
78ac8b47 3942 vmx->rmode.save_rflags = flags;
6aa8b732 3943
053de044 3944 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
6aa8b732
AK
3945
3946 vmcs_writel(GUEST_RFLAGS, flags);
66aee91a 3947 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
6aa8b732
AK
3948 update_exception_bitmap(vcpu);
3949
d99e4152
GN
3950 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3951 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3952 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3953 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3954 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3955 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
b246dd5d 3956
8668a3c4 3957 kvm_mmu_reset_context(vcpu);
6aa8b732
AK
3958}
3959
401d10de
AS
3960static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3961{
3962 struct vcpu_vmx *vmx = to_vmx(vcpu);
26bb0981
AK
3963 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3964
3965 if (!msr)
3966 return;
401d10de 3967
44ea2b17
AK
3968 /*
3969 * Force kernel_gs_base reloading before EFER changes, as control
3970 * of this msr depends on is_long_mode().
3971 */
3972 vmx_load_host_state(to_vmx(vcpu));
f6801dff 3973 vcpu->arch.efer = efer;
401d10de 3974 if (efer & EFER_LMA) {
2961e876 3975 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
401d10de
AS
3976 msr->data = efer;
3977 } else {
2961e876 3978 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
401d10de
AS
3979
3980 msr->data = efer & ~EFER_LME;
3981 }
3982 setup_msrs(vmx);
3983}
3984
05b3e0c2 3985#ifdef CONFIG_X86_64
6aa8b732
AK
3986
3987static void enter_lmode(struct kvm_vcpu *vcpu)
3988{
3989 u32 guest_tr_ar;
3990
2fb92db1
AK
3991 vmx_segment_cache_clear(to_vmx(vcpu));
3992
6aa8b732 3993 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
4d283ec9 3994 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
bd80158a
JK
3995 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3996 __func__);
6aa8b732 3997 vmcs_write32(GUEST_TR_AR_BYTES,
4d283ec9
AL
3998 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3999 | VMX_AR_TYPE_BUSY_64_TSS);
6aa8b732 4000 }
da38f438 4001 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
6aa8b732
AK
4002}
4003
4004static void exit_lmode(struct kvm_vcpu *vcpu)
4005{
2961e876 4006 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
da38f438 4007 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
6aa8b732
AK
4008}
4009
4010#endif
4011
dd5f5341 4012static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
2384d2b3 4013{
dd5f5341 4014 vpid_sync_context(vpid);
dd180b3e
XG
4015 if (enable_ept) {
4016 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4017 return;
4e1096d2 4018 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
dd180b3e 4019 }
2384d2b3
SY
4020}
4021
dd5f5341
WL
4022static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4023{
4024 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4025}
4026
e8467fda
AK
4027static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4028{
4029 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4030
4031 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4032 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4033}
4034
aff48baa
AK
4035static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4036{
4037 if (enable_ept && is_paging(vcpu))
4038 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4039 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4040}
4041
25c4c276 4042static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3 4043{
fc78f519
AK
4044 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4045
4046 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4047 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
399badf3
AK
4048}
4049
1439442c
SY
4050static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4051{
d0d538b9
GN
4052 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4053
6de4f3ad
AK
4054 if (!test_bit(VCPU_EXREG_PDPTR,
4055 (unsigned long *)&vcpu->arch.regs_dirty))
4056 return;
4057
1439442c 4058 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
d0d538b9
GN
4059 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4060 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4061 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4062 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
1439442c
SY
4063 }
4064}
4065
8f5d549f
AK
4066static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4067{
d0d538b9
GN
4068 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4069
8f5d549f 4070 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
d0d538b9
GN
4071 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4072 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4073 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4074 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
8f5d549f 4075 }
6de4f3ad
AK
4076
4077 __set_bit(VCPU_EXREG_PDPTR,
4078 (unsigned long *)&vcpu->arch.regs_avail);
4079 __set_bit(VCPU_EXREG_PDPTR,
4080 (unsigned long *)&vcpu->arch.regs_dirty);
8f5d549f
AK
4081}
4082
3899152c
DM
4083static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4084{
4085 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4086 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4087 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4088
4089 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4090 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4091 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4092 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4093
4094 return fixed_bits_valid(val, fixed0, fixed1);
4095}
4096
4097static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4098{
4099 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4100 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4101
4102 return fixed_bits_valid(val, fixed0, fixed1);
4103}
4104
4105static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4106{
4107 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4108 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4109
4110 return fixed_bits_valid(val, fixed0, fixed1);
4111}
4112
4113/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4114#define nested_guest_cr4_valid nested_cr4_valid
4115#define nested_host_cr4_valid nested_cr4_valid
4116
5e1746d6 4117static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
1439442c
SY
4118
4119static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4120 unsigned long cr0,
4121 struct kvm_vcpu *vcpu)
4122{
5233dd51
MT
4123 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4124 vmx_decache_cr3(vcpu);
1439442c
SY
4125 if (!(cr0 & X86_CR0_PG)) {
4126 /* From paging/starting to nonpaging */
4127 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
65267ea1 4128 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
1439442c
SY
4129 (CPU_BASED_CR3_LOAD_EXITING |
4130 CPU_BASED_CR3_STORE_EXITING));
4131 vcpu->arch.cr0 = cr0;
fc78f519 4132 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
1439442c
SY
4133 } else if (!is_paging(vcpu)) {
4134 /* From nonpaging to paging */
4135 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
65267ea1 4136 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
1439442c
SY
4137 ~(CPU_BASED_CR3_LOAD_EXITING |
4138 CPU_BASED_CR3_STORE_EXITING));
4139 vcpu->arch.cr0 = cr0;
fc78f519 4140 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
1439442c 4141 }
95eb84a7
SY
4142
4143 if (!(cr0 & X86_CR0_WP))
4144 *hw_cr0 &= ~X86_CR0_WP;
1439442c
SY
4145}
4146
6aa8b732
AK
4147static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4148{
7ffd92c5 4149 struct vcpu_vmx *vmx = to_vmx(vcpu);
3a624e29
NK
4150 unsigned long hw_cr0;
4151
5037878e 4152 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
3a624e29 4153 if (enable_unrestricted_guest)
5037878e 4154 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
218e763f 4155 else {
5037878e 4156 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
1439442c 4157
218e763f
GN
4158 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4159 enter_pmode(vcpu);
6aa8b732 4160
218e763f
GN
4161 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4162 enter_rmode(vcpu);
4163 }
6aa8b732 4164
05b3e0c2 4165#ifdef CONFIG_X86_64
f6801dff 4166 if (vcpu->arch.efer & EFER_LME) {
707d92fa 4167 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
6aa8b732 4168 enter_lmode(vcpu);
707d92fa 4169 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
6aa8b732
AK
4170 exit_lmode(vcpu);
4171 }
4172#endif
4173
089d034e 4174 if (enable_ept)
1439442c
SY
4175 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4176
6aa8b732 4177 vmcs_writel(CR0_READ_SHADOW, cr0);
1439442c 4178 vmcs_writel(GUEST_CR0, hw_cr0);
ad312c7c 4179 vcpu->arch.cr0 = cr0;
14168786
GN
4180
4181 /* depends on vcpu->arch.cr0 to be set to a new value */
4182 vmx->emulation_required = emulation_required(vcpu);
6aa8b732
AK
4183}
4184
1439442c
SY
4185static u64 construct_eptp(unsigned long root_hpa)
4186{
4187 u64 eptp;
4188
4189 /* TODO write the value reading from MSR */
4190 eptp = VMX_EPT_DEFAULT_MT |
4191 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
b38f9934
XH
4192 if (enable_ept_ad_bits)
4193 eptp |= VMX_EPT_AD_ENABLE_BIT;
1439442c
SY
4194 eptp |= (root_hpa & PAGE_MASK);
4195
4196 return eptp;
4197}
4198
6aa8b732
AK
4199static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4200{
1439442c
SY
4201 unsigned long guest_cr3;
4202 u64 eptp;
4203
4204 guest_cr3 = cr3;
089d034e 4205 if (enable_ept) {
1439442c
SY
4206 eptp = construct_eptp(cr3);
4207 vmcs_write64(EPT_POINTER, eptp);
59ab5a8f
JK
4208 if (is_paging(vcpu) || is_guest_mode(vcpu))
4209 guest_cr3 = kvm_read_cr3(vcpu);
4210 else
4211 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
7c93be44 4212 ept_load_pdptrs(vcpu);
1439442c
SY
4213 }
4214
2384d2b3 4215 vmx_flush_tlb(vcpu);
1439442c 4216 vmcs_writel(GUEST_CR3, guest_cr3);
6aa8b732
AK
4217}
4218
5e1746d6 4219static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
6aa8b732 4220{
085e68ee
BS
4221 /*
4222 * Pass through host's Machine Check Enable value to hw_cr4, which
4223 * is in force while we are in guest mode. Do not let guests control
4224 * this bit, even if host CR4.MCE == 0.
4225 */
4226 unsigned long hw_cr4 =
4227 (cr4_read_shadow() & X86_CR4_MCE) |
4228 (cr4 & ~X86_CR4_MCE) |
4229 (to_vmx(vcpu)->rmode.vm86_active ?
4230 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
1439442c 4231
5e1746d6
NHE
4232 if (cr4 & X86_CR4_VMXE) {
4233 /*
4234 * To use VMXON (and later other VMX instructions), a guest
4235 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4236 * So basically the check on whether to allow nested VMX
4237 * is here.
4238 */
4239 if (!nested_vmx_allowed(vcpu))
4240 return 1;
1a0d74e6 4241 }
3899152c
DM
4242
4243 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
5e1746d6
NHE
4244 return 1;
4245
ad312c7c 4246 vcpu->arch.cr4 = cr4;
bc23008b
AK
4247 if (enable_ept) {
4248 if (!is_paging(vcpu)) {
4249 hw_cr4 &= ~X86_CR4_PAE;
4250 hw_cr4 |= X86_CR4_PSE;
4251 } else if (!(cr4 & X86_CR4_PAE)) {
4252 hw_cr4 &= ~X86_CR4_PAE;
4253 }
4254 }
1439442c 4255
656ec4a4
RK
4256 if (!enable_unrestricted_guest && !is_paging(vcpu))
4257 /*
ddba2628
HH
4258 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4259 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4260 * to be manually disabled when guest switches to non-paging
4261 * mode.
4262 *
4263 * If !enable_unrestricted_guest, the CPU is always running
4264 * with CR0.PG=1 and CR4 needs to be modified.
4265 * If enable_unrestricted_guest, the CPU automatically
4266 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
656ec4a4 4267 */
ddba2628 4268 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
656ec4a4 4269
1439442c
SY
4270 vmcs_writel(CR4_READ_SHADOW, cr4);
4271 vmcs_writel(GUEST_CR4, hw_cr4);
5e1746d6 4272 return 0;
6aa8b732
AK
4273}
4274
6aa8b732
AK
4275static void vmx_get_segment(struct kvm_vcpu *vcpu,
4276 struct kvm_segment *var, int seg)
4277{
a9179499 4278 struct vcpu_vmx *vmx = to_vmx(vcpu);
6aa8b732
AK
4279 u32 ar;
4280
c6ad1153 4281 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
f5f7b2fe 4282 *var = vmx->rmode.segs[seg];
a9179499 4283 if (seg == VCPU_SREG_TR
2fb92db1 4284 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
f5f7b2fe 4285 return;
1390a28b
AK
4286 var->base = vmx_read_guest_seg_base(vmx, seg);
4287 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4288 return;
a9179499 4289 }
2fb92db1
AK
4290 var->base = vmx_read_guest_seg_base(vmx, seg);
4291 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4292 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4293 ar = vmx_read_guest_seg_ar(vmx, seg);
03617c18 4294 var->unusable = (ar >> 16) & 1;
6aa8b732
AK
4295 var->type = ar & 15;
4296 var->s = (ar >> 4) & 1;
4297 var->dpl = (ar >> 5) & 3;
03617c18
GN
4298 /*
4299 * Some userspaces do not preserve unusable property. Since usable
4300 * segment has to be present according to VMX spec we can use present
4301 * property to amend userspace bug by making unusable segment always
4302 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4303 * segment as unusable.
4304 */
4305 var->present = !var->unusable;
6aa8b732
AK
4306 var->avl = (ar >> 12) & 1;
4307 var->l = (ar >> 13) & 1;
4308 var->db = (ar >> 14) & 1;
4309 var->g = (ar >> 15) & 1;
6aa8b732
AK
4310}
4311
a9179499
AK
4312static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4313{
a9179499
AK
4314 struct kvm_segment s;
4315
4316 if (to_vmx(vcpu)->rmode.vm86_active) {
4317 vmx_get_segment(vcpu, &s, seg);
4318 return s.base;
4319 }
2fb92db1 4320 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
a9179499
AK
4321}
4322
b09408d0 4323static int vmx_get_cpl(struct kvm_vcpu *vcpu)
2e4d2653 4324{
b09408d0
MT
4325 struct vcpu_vmx *vmx = to_vmx(vcpu);
4326
ae9fedc7 4327 if (unlikely(vmx->rmode.vm86_active))
2e4d2653 4328 return 0;
ae9fedc7
PB
4329 else {
4330 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
4d283ec9 4331 return VMX_AR_DPL(ar);
69c73028 4332 }
69c73028
AK
4333}
4334
653e3108 4335static u32 vmx_segment_access_rights(struct kvm_segment *var)
6aa8b732 4336{
6aa8b732
AK
4337 u32 ar;
4338
f0495f9b 4339 if (var->unusable || !var->present)
6aa8b732
AK
4340 ar = 1 << 16;
4341 else {
4342 ar = var->type & 15;
4343 ar |= (var->s & 1) << 4;
4344 ar |= (var->dpl & 3) << 5;
4345 ar |= (var->present & 1) << 7;
4346 ar |= (var->avl & 1) << 12;
4347 ar |= (var->l & 1) << 13;
4348 ar |= (var->db & 1) << 14;
4349 ar |= (var->g & 1) << 15;
4350 }
653e3108
AK
4351
4352 return ar;
4353}
4354
4355static void vmx_set_segment(struct kvm_vcpu *vcpu,
4356 struct kvm_segment *var, int seg)
4357{
7ffd92c5 4358 struct vcpu_vmx *vmx = to_vmx(vcpu);
772e0318 4359 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
653e3108 4360
2fb92db1
AK
4361 vmx_segment_cache_clear(vmx);
4362
1ecd50a9
GN
4363 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4364 vmx->rmode.segs[seg] = *var;
4365 if (seg == VCPU_SREG_TR)
4366 vmcs_write16(sf->selector, var->selector);
4367 else if (var->s)
4368 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
d99e4152 4369 goto out;
653e3108 4370 }
1ecd50a9 4371
653e3108
AK
4372 vmcs_writel(sf->base, var->base);
4373 vmcs_write32(sf->limit, var->limit);
4374 vmcs_write16(sf->selector, var->selector);
3a624e29
NK
4375
4376 /*
4377 * Fix the "Accessed" bit in AR field of segment registers for older
4378 * qemu binaries.
4379 * IA32 arch specifies that at the time of processor reset the
4380 * "Accessed" bit in the AR field of segment registers is 1. And qemu
0fa06071 4381 * is setting it to 0 in the userland code. This causes invalid guest
3a624e29
NK
4382 * state vmexit when "unrestricted guest" mode is turned on.
4383 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4384 * tree. Newer qemu binaries with that qemu fix would not need this
4385 * kvm hack.
4386 */
4387 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
f924d66d 4388 var->type |= 0x1; /* Accessed */
3a624e29 4389
f924d66d 4390 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
d99e4152
GN
4391
4392out:
98eb2f8b 4393 vmx->emulation_required = emulation_required(vcpu);
6aa8b732
AK
4394}
4395
6aa8b732
AK
4396static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4397{
2fb92db1 4398 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
6aa8b732
AK
4399
4400 *db = (ar >> 14) & 1;
4401 *l = (ar >> 13) & 1;
4402}
4403
89a27f4d 4404static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 4405{
89a27f4d
GN
4406 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4407 dt->address = vmcs_readl(GUEST_IDTR_BASE);
6aa8b732
AK
4408}
4409
89a27f4d 4410static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 4411{
89a27f4d
GN
4412 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4413 vmcs_writel(GUEST_IDTR_BASE, dt->address);
6aa8b732
AK
4414}
4415
89a27f4d 4416static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 4417{
89a27f4d
GN
4418 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4419 dt->address = vmcs_readl(GUEST_GDTR_BASE);
6aa8b732
AK
4420}
4421
89a27f4d 4422static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
6aa8b732 4423{
89a27f4d
GN
4424 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4425 vmcs_writel(GUEST_GDTR_BASE, dt->address);
6aa8b732
AK
4426}
4427
648dfaa7
MG
4428static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4429{
4430 struct kvm_segment var;
4431 u32 ar;
4432
4433 vmx_get_segment(vcpu, &var, seg);
07f42f5f 4434 var.dpl = 0x3;
0647f4aa
GN
4435 if (seg == VCPU_SREG_CS)
4436 var.type = 0x3;
648dfaa7
MG
4437 ar = vmx_segment_access_rights(&var);
4438
4439 if (var.base != (var.selector << 4))
4440 return false;
89efbed0 4441 if (var.limit != 0xffff)
648dfaa7 4442 return false;
07f42f5f 4443 if (ar != 0xf3)
648dfaa7
MG
4444 return false;
4445
4446 return true;
4447}
4448
4449static bool code_segment_valid(struct kvm_vcpu *vcpu)
4450{
4451 struct kvm_segment cs;
4452 unsigned int cs_rpl;
4453
4454 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
b32a9918 4455 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
648dfaa7 4456
1872a3f4
AK
4457 if (cs.unusable)
4458 return false;
4d283ec9 4459 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
648dfaa7
MG
4460 return false;
4461 if (!cs.s)
4462 return false;
4d283ec9 4463 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
648dfaa7
MG
4464 if (cs.dpl > cs_rpl)
4465 return false;
1872a3f4 4466 } else {
648dfaa7
MG
4467 if (cs.dpl != cs_rpl)
4468 return false;
4469 }
4470 if (!cs.present)
4471 return false;
4472
4473 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4474 return true;
4475}
4476
4477static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4478{
4479 struct kvm_segment ss;
4480 unsigned int ss_rpl;
4481
4482 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
b32a9918 4483 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
648dfaa7 4484
1872a3f4
AK
4485 if (ss.unusable)
4486 return true;
4487 if (ss.type != 3 && ss.type != 7)
648dfaa7
MG
4488 return false;
4489 if (!ss.s)
4490 return false;
4491 if (ss.dpl != ss_rpl) /* DPL != RPL */
4492 return false;
4493 if (!ss.present)
4494 return false;
4495
4496 return true;
4497}
4498
4499static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4500{
4501 struct kvm_segment var;
4502 unsigned int rpl;
4503
4504 vmx_get_segment(vcpu, &var, seg);
b32a9918 4505 rpl = var.selector & SEGMENT_RPL_MASK;
648dfaa7 4506
1872a3f4
AK
4507 if (var.unusable)
4508 return true;
648dfaa7
MG
4509 if (!var.s)
4510 return false;
4511 if (!var.present)
4512 return false;
4d283ec9 4513 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
648dfaa7
MG
4514 if (var.dpl < rpl) /* DPL < RPL */
4515 return false;
4516 }
4517
4518 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4519 * rights flags
4520 */
4521 return true;
4522}
4523
4524static bool tr_valid(struct kvm_vcpu *vcpu)
4525{
4526 struct kvm_segment tr;
4527
4528 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4529
1872a3f4
AK
4530 if (tr.unusable)
4531 return false;
b32a9918 4532 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
648dfaa7 4533 return false;
1872a3f4 4534 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
648dfaa7
MG
4535 return false;
4536 if (!tr.present)
4537 return false;
4538
4539 return true;
4540}
4541
4542static bool ldtr_valid(struct kvm_vcpu *vcpu)
4543{
4544 struct kvm_segment ldtr;
4545
4546 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4547
1872a3f4
AK
4548 if (ldtr.unusable)
4549 return true;
b32a9918 4550 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
648dfaa7
MG
4551 return false;
4552 if (ldtr.type != 2)
4553 return false;
4554 if (!ldtr.present)
4555 return false;
4556
4557 return true;
4558}
4559
4560static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4561{
4562 struct kvm_segment cs, ss;
4563
4564 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4565 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4566
b32a9918
NA
4567 return ((cs.selector & SEGMENT_RPL_MASK) ==
4568 (ss.selector & SEGMENT_RPL_MASK));
648dfaa7
MG
4569}
4570
4571/*
4572 * Check if guest state is valid. Returns true if valid, false if
4573 * not.
4574 * We assume that registers are always usable
4575 */
4576static bool guest_state_valid(struct kvm_vcpu *vcpu)
4577{
c5e97c80
GN
4578 if (enable_unrestricted_guest)
4579 return true;
4580
648dfaa7 4581 /* real mode guest state checks */
f13882d8 4582 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
648dfaa7
MG
4583 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4584 return false;
4585 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4586 return false;
4587 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4588 return false;
4589 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4590 return false;
4591 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4592 return false;
4593 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4594 return false;
4595 } else {
4596 /* protected mode guest state checks */
4597 if (!cs_ss_rpl_check(vcpu))
4598 return false;
4599 if (!code_segment_valid(vcpu))
4600 return false;
4601 if (!stack_segment_valid(vcpu))
4602 return false;
4603 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4604 return false;
4605 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4606 return false;
4607 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4608 return false;
4609 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4610 return false;
4611 if (!tr_valid(vcpu))
4612 return false;
4613 if (!ldtr_valid(vcpu))
4614 return false;
4615 }
4616 /* TODO:
4617 * - Add checks on RIP
4618 * - Add checks on RFLAGS
4619 */
4620
4621 return true;
4622}
4623
d77c26fc 4624static int init_rmode_tss(struct kvm *kvm)
6aa8b732 4625{
40dcaa9f 4626 gfn_t fn;
195aefde 4627 u16 data = 0;
1f755a82 4628 int idx, r;
6aa8b732 4629
40dcaa9f 4630 idx = srcu_read_lock(&kvm->srcu);
4918c6ca 4631 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
195aefde
IE
4632 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4633 if (r < 0)
10589a46 4634 goto out;
195aefde 4635 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
464d17c8
SY
4636 r = kvm_write_guest_page(kvm, fn++, &data,
4637 TSS_IOPB_BASE_OFFSET, sizeof(u16));
195aefde 4638 if (r < 0)
10589a46 4639 goto out;
195aefde
IE
4640 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4641 if (r < 0)
10589a46 4642 goto out;
195aefde
IE
4643 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4644 if (r < 0)
10589a46 4645 goto out;
195aefde 4646 data = ~0;
10589a46
MT
4647 r = kvm_write_guest_page(kvm, fn, &data,
4648 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4649 sizeof(u8));
10589a46 4650out:
40dcaa9f 4651 srcu_read_unlock(&kvm->srcu, idx);
1f755a82 4652 return r;
6aa8b732
AK
4653}
4654
b7ebfb05
SY
4655static int init_rmode_identity_map(struct kvm *kvm)
4656{
f51770ed 4657 int i, idx, r = 0;
ba049e93 4658 kvm_pfn_t identity_map_pfn;
b7ebfb05
SY
4659 u32 tmp;
4660
089d034e 4661 if (!enable_ept)
f51770ed 4662 return 0;
a255d479
TC
4663
4664 /* Protect kvm->arch.ept_identity_pagetable_done. */
4665 mutex_lock(&kvm->slots_lock);
4666
f51770ed 4667 if (likely(kvm->arch.ept_identity_pagetable_done))
a255d479 4668 goto out2;
a255d479 4669
b927a3ce 4670 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
a255d479
TC
4671
4672 r = alloc_identity_pagetable(kvm);
f51770ed 4673 if (r < 0)
a255d479
TC
4674 goto out2;
4675
40dcaa9f 4676 idx = srcu_read_lock(&kvm->srcu);
b7ebfb05
SY
4677 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4678 if (r < 0)
4679 goto out;
4680 /* Set up identity-mapping pagetable for EPT in real mode */
4681 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4682 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4683 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4684 r = kvm_write_guest_page(kvm, identity_map_pfn,
4685 &tmp, i * sizeof(tmp), sizeof(tmp));
4686 if (r < 0)
4687 goto out;
4688 }
4689 kvm->arch.ept_identity_pagetable_done = true;
f51770ed 4690
b7ebfb05 4691out:
40dcaa9f 4692 srcu_read_unlock(&kvm->srcu, idx);
a255d479
TC
4693
4694out2:
4695 mutex_unlock(&kvm->slots_lock);
f51770ed 4696 return r;
b7ebfb05
SY
4697}
4698
6aa8b732
AK
4699static void seg_setup(int seg)
4700{
772e0318 4701 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3a624e29 4702 unsigned int ar;
6aa8b732
AK
4703
4704 vmcs_write16(sf->selector, 0);
4705 vmcs_writel(sf->base, 0);
4706 vmcs_write32(sf->limit, 0xffff);
d54d07b2
GN
4707 ar = 0x93;
4708 if (seg == VCPU_SREG_CS)
4709 ar |= 0x08; /* code segment */
3a624e29
NK
4710
4711 vmcs_write32(sf->ar_bytes, ar);
6aa8b732
AK
4712}
4713
f78e0e2e
SY
4714static int alloc_apic_access_page(struct kvm *kvm)
4715{
4484141a 4716 struct page *page;
f78e0e2e
SY
4717 int r = 0;
4718
79fac95e 4719 mutex_lock(&kvm->slots_lock);
c24ae0dc 4720 if (kvm->arch.apic_access_page_done)
f78e0e2e 4721 goto out;
1d8007bd
PB
4722 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4723 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
f78e0e2e
SY
4724 if (r)
4725 goto out;
72dc67a6 4726
73a6d941 4727 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
4484141a
XG
4728 if (is_error_page(page)) {
4729 r = -EFAULT;
4730 goto out;
4731 }
4732
c24ae0dc
TC
4733 /*
4734 * Do not pin the page in memory, so that memory hot-unplug
4735 * is able to migrate it.
4736 */
4737 put_page(page);
4738 kvm->arch.apic_access_page_done = true;
f78e0e2e 4739out:
79fac95e 4740 mutex_unlock(&kvm->slots_lock);
f78e0e2e
SY
4741 return r;
4742}
4743
b7ebfb05
SY
4744static int alloc_identity_pagetable(struct kvm *kvm)
4745{
a255d479
TC
4746 /* Called with kvm->slots_lock held. */
4747
b7ebfb05
SY
4748 int r = 0;
4749
a255d479
TC
4750 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4751
1d8007bd
PB
4752 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4753 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
b7ebfb05 4754
b7ebfb05
SY
4755 return r;
4756}
4757
991e7a0e 4758static int allocate_vpid(void)
2384d2b3
SY
4759{
4760 int vpid;
4761
919818ab 4762 if (!enable_vpid)
991e7a0e 4763 return 0;
2384d2b3
SY
4764 spin_lock(&vmx_vpid_lock);
4765 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
991e7a0e 4766 if (vpid < VMX_NR_VPIDS)
2384d2b3 4767 __set_bit(vpid, vmx_vpid_bitmap);
991e7a0e
WL
4768 else
4769 vpid = 0;
2384d2b3 4770 spin_unlock(&vmx_vpid_lock);
991e7a0e 4771 return vpid;
2384d2b3
SY
4772}
4773
991e7a0e 4774static void free_vpid(int vpid)
cdbecfc3 4775{
991e7a0e 4776 if (!enable_vpid || vpid == 0)
cdbecfc3
LJ
4777 return;
4778 spin_lock(&vmx_vpid_lock);
991e7a0e 4779 __clear_bit(vpid, vmx_vpid_bitmap);
cdbecfc3
LJ
4780 spin_unlock(&vmx_vpid_lock);
4781}
4782
8d14695f
YZ
4783#define MSR_TYPE_R 1
4784#define MSR_TYPE_W 2
4785static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4786 u32 msr, int type)
25c5f225 4787{
3e7c73e9 4788 int f = sizeof(unsigned long);
25c5f225
SY
4789
4790 if (!cpu_has_vmx_msr_bitmap())
4791 return;
4792
4793 /*
4794 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4795 * have the write-low and read-high bitmap offsets the wrong way round.
4796 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4797 */
25c5f225 4798 if (msr <= 0x1fff) {
8d14695f
YZ
4799 if (type & MSR_TYPE_R)
4800 /* read-low */
4801 __clear_bit(msr, msr_bitmap + 0x000 / f);
4802
4803 if (type & MSR_TYPE_W)
4804 /* write-low */
4805 __clear_bit(msr, msr_bitmap + 0x800 / f);
4806
25c5f225
SY
4807 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4808 msr &= 0x1fff;
8d14695f
YZ
4809 if (type & MSR_TYPE_R)
4810 /* read-high */
4811 __clear_bit(msr, msr_bitmap + 0x400 / f);
4812
4813 if (type & MSR_TYPE_W)
4814 /* write-high */
4815 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4816
4817 }
4818}
4819
f2b93280
WV
4820/*
4821 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4822 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4823 */
4824static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4825 unsigned long *msr_bitmap_nested,
4826 u32 msr, int type)
4827{
4828 int f = sizeof(unsigned long);
4829
4830 if (!cpu_has_vmx_msr_bitmap()) {
4831 WARN_ON(1);
4832 return;
4833 }
4834
4835 /*
4836 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4837 * have the write-low and read-high bitmap offsets the wrong way round.
4838 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4839 */
4840 if (msr <= 0x1fff) {
4841 if (type & MSR_TYPE_R &&
4842 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4843 /* read-low */
4844 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4845
4846 if (type & MSR_TYPE_W &&
4847 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4848 /* write-low */
4849 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4850
4851 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4852 msr &= 0x1fff;
4853 if (type & MSR_TYPE_R &&
4854 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4855 /* read-high */
4856 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4857
4858 if (type & MSR_TYPE_W &&
4859 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4860 /* write-high */
4861 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4862
4863 }
4864}
4865
5897297b
AK
4866static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4867{
4868 if (!longmode_only)
8d14695f
YZ
4869 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4870 msr, MSR_TYPE_R | MSR_TYPE_W);
4871 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4872 msr, MSR_TYPE_R | MSR_TYPE_W);
4873}
4874
2e69f865 4875static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
8d14695f 4876{
f6e90f9e 4877 if (apicv_active) {
c63e4563 4878 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
2e69f865 4879 msr, type);
c63e4563 4880 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
2e69f865 4881 msr, type);
f6e90f9e 4882 } else {
f6e90f9e 4883 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
2e69f865 4884 msr, type);
f6e90f9e 4885 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
2e69f865 4886 msr, type);
f6e90f9e 4887 }
5897297b
AK
4888}
4889
d62caabb 4890static bool vmx_get_enable_apicv(void)
d50ab6c1 4891{
d62caabb 4892 return enable_apicv;
d50ab6c1
PB
4893}
4894
6342c50a 4895static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
705699a1
WV
4896{
4897 struct vcpu_vmx *vmx = to_vmx(vcpu);
4898 int max_irr;
4899 void *vapic_page;
4900 u16 status;
4901
4902 if (vmx->nested.pi_desc &&
4903 vmx->nested.pi_pending) {
4904 vmx->nested.pi_pending = false;
4905 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
6342c50a 4906 return;
705699a1
WV
4907
4908 max_irr = find_last_bit(
4909 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4910
4911 if (max_irr == 256)
6342c50a 4912 return;
705699a1
WV
4913
4914 vapic_page = kmap(vmx->nested.virtual_apic_page);
705699a1
WV
4915 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4916 kunmap(vmx->nested.virtual_apic_page);
4917
4918 status = vmcs_read16(GUEST_INTR_STATUS);
4919 if ((u8)max_irr > ((u8)status & 0xff)) {
4920 status &= ~0xff;
4921 status |= (u8)max_irr;
4922 vmcs_write16(GUEST_INTR_STATUS, status);
4923 }
4924 }
705699a1
WV
4925}
4926
21bc8dc5
RK
4927static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4928{
4929#ifdef CONFIG_SMP
4930 if (vcpu->mode == IN_GUEST_MODE) {
28b835d6
FW
4931 struct vcpu_vmx *vmx = to_vmx(vcpu);
4932
4933 /*
4934 * Currently, we don't support urgent interrupt,
4935 * all interrupts are recognized as non-urgent
4936 * interrupt, so we cannot post interrupts when
4937 * 'SN' is set.
4938 *
4939 * If the vcpu is in guest mode, it means it is
4940 * running instead of being scheduled out and
4941 * waiting in the run queue, and that's the only
4942 * case when 'SN' is set currently, warning if
4943 * 'SN' is set.
4944 */
4945 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4946
21bc8dc5
RK
4947 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4948 POSTED_INTR_VECTOR);
4949 return true;
4950 }
4951#endif
4952 return false;
4953}
4954
705699a1
WV
4955static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4956 int vector)
4957{
4958 struct vcpu_vmx *vmx = to_vmx(vcpu);
4959
4960 if (is_guest_mode(vcpu) &&
4961 vector == vmx->nested.posted_intr_nv) {
4962 /* the PIR and ON have been set by L1. */
21bc8dc5 4963 kvm_vcpu_trigger_posted_interrupt(vcpu);
705699a1
WV
4964 /*
4965 * If a posted intr is not recognized by hardware,
4966 * we will accomplish it in the next vmentry.
4967 */
4968 vmx->nested.pi_pending = true;
4969 kvm_make_request(KVM_REQ_EVENT, vcpu);
4970 return 0;
4971 }
4972 return -1;
4973}
a20ed54d
YZ
4974/*
4975 * Send interrupt to vcpu via posted interrupt way.
4976 * 1. If target vcpu is running(non-root mode), send posted interrupt
4977 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4978 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4979 * interrupt from PIR in next vmentry.
4980 */
4981static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4982{
4983 struct vcpu_vmx *vmx = to_vmx(vcpu);
4984 int r;
4985
705699a1
WV
4986 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4987 if (!r)
4988 return;
4989
a20ed54d
YZ
4990 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4991 return;
4992
b95234c8
PB
4993 /* If a previous notification has sent the IPI, nothing to do. */
4994 if (pi_test_and_set_on(&vmx->pi_desc))
4995 return;
4996
4997 if (!kvm_vcpu_trigger_posted_interrupt(vcpu))
a20ed54d
YZ
4998 kvm_vcpu_kick(vcpu);
4999}
5000
a3a8ff8e
NHE
5001/*
5002 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5003 * will not change in the lifetime of the guest.
5004 * Note that host-state that does change is set elsewhere. E.g., host-state
5005 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5006 */
a547c6db 5007static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
a3a8ff8e
NHE
5008{
5009 u32 low32, high32;
5010 unsigned long tmpl;
5011 struct desc_ptr dt;
04ac88ab 5012 unsigned long cr0, cr4;
a3a8ff8e 5013
04ac88ab
AL
5014 cr0 = read_cr0();
5015 WARN_ON(cr0 & X86_CR0_TS);
5016 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
a3a8ff8e
NHE
5017 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
5018
d974baa3 5019 /* Save the most likely value for this task's CR4 in the VMCS. */
1e02ce4c 5020 cr4 = cr4_read_shadow();
d974baa3
AL
5021 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5022 vmx->host_state.vmcs_host_cr4 = cr4;
5023
a3a8ff8e 5024 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
b2da15ac
AK
5025#ifdef CONFIG_X86_64
5026 /*
5027 * Load null selectors, so we can avoid reloading them in
5028 * __vmx_load_host_state(), in case userspace uses the null selectors
5029 * too (the expected case).
5030 */
5031 vmcs_write16(HOST_DS_SELECTOR, 0);
5032 vmcs_write16(HOST_ES_SELECTOR, 0);
5033#else
a3a8ff8e
NHE
5034 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5035 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
b2da15ac 5036#endif
a3a8ff8e
NHE
5037 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5038 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5039
5040 native_store_idt(&dt);
5041 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
a547c6db 5042 vmx->host_idt_base = dt.address;
a3a8ff8e 5043
83287ea4 5044 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
a3a8ff8e
NHE
5045
5046 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5047 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5048 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5049 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5050
5051 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5052 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5053 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5054 }
5055}
5056
bf8179a0
NHE
5057static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5058{
5059 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5060 if (enable_ept)
5061 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
fe3ef05c
NHE
5062 if (is_guest_mode(&vmx->vcpu))
5063 vmx->vcpu.arch.cr4_guest_owned_bits &=
5064 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
bf8179a0
NHE
5065 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5066}
5067
01e439be
YZ
5068static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5069{
5070 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5071
d62caabb 5072 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
01e439be 5073 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
64672c95
YJ
5074 /* Enable the preemption timer dynamically */
5075 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
01e439be
YZ
5076 return pin_based_exec_ctrl;
5077}
5078
d62caabb
AS
5079static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5080{
5081 struct vcpu_vmx *vmx = to_vmx(vcpu);
5082
5083 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
3ce424e4
RK
5084 if (cpu_has_secondary_exec_ctrls()) {
5085 if (kvm_vcpu_apicv_active(vcpu))
5086 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5087 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5088 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5089 else
5090 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5091 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5092 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5093 }
5094
5095 if (cpu_has_vmx_msr_bitmap())
5096 vmx_set_msr_bitmap(vcpu);
d62caabb
AS
5097}
5098
bf8179a0
NHE
5099static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5100{
5101 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
d16c293e
PB
5102
5103 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5104 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5105
35754c98 5106 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
bf8179a0
NHE
5107 exec_control &= ~CPU_BASED_TPR_SHADOW;
5108#ifdef CONFIG_X86_64
5109 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5110 CPU_BASED_CR8_LOAD_EXITING;
5111#endif
5112 }
5113 if (!enable_ept)
5114 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5115 CPU_BASED_CR3_LOAD_EXITING |
5116 CPU_BASED_INVLPG_EXITING;
5117 return exec_control;
5118}
5119
5120static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5121{
5122 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
35754c98 5123 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
bf8179a0
NHE
5124 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5125 if (vmx->vpid == 0)
5126 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5127 if (!enable_ept) {
5128 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5129 enable_unrestricted_guest = 0;
ad756a16
MJ
5130 /* Enable INVPCID for non-ept guests may cause performance regression. */
5131 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
bf8179a0
NHE
5132 }
5133 if (!enable_unrestricted_guest)
5134 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5135 if (!ple_gap)
5136 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
d62caabb 5137 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
c7c9c56c
YZ
5138 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5139 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
8d14695f 5140 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
abc4fc58
AG
5141 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5142 (handle_vmptrld).
5143 We can NOT enable shadow_vmcs here because we don't have yet
5144 a current VMCS12
5145 */
5146 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
a3eaa864
KH
5147
5148 if (!enable_pml)
5149 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
843e4330 5150
bf8179a0
NHE
5151 return exec_control;
5152}
5153
ce88decf
XG
5154static void ept_set_mmio_spte_mask(void)
5155{
5156 /*
5157 * EPT Misconfigurations can be generated if the value of bits 2:0
5158 * of an EPT paging-structure entry is 110b (write/execute).
ce88decf 5159 */
312b616b 5160 kvm_mmu_set_mmio_spte_mask(VMX_EPT_MISCONFIG_WX_VALUE);
ce88decf
XG
5161}
5162
f53cd63c 5163#define VMX_XSS_EXIT_BITMAP 0
6aa8b732
AK
5164/*
5165 * Sets up the vmcs for emulated real mode.
5166 */
8b9cf98c 5167static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
6aa8b732 5168{
2e4ce7f5 5169#ifdef CONFIG_X86_64
6aa8b732 5170 unsigned long a;
2e4ce7f5 5171#endif
6aa8b732 5172 int i;
6aa8b732 5173
6aa8b732 5174 /* I/O */
3e7c73e9
AK
5175 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5176 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
6aa8b732 5177
4607c2d7
AG
5178 if (enable_shadow_vmcs) {
5179 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5180 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5181 }
25c5f225 5182 if (cpu_has_vmx_msr_bitmap())
5897297b 5183 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
25c5f225 5184
6aa8b732
AK
5185 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5186
6aa8b732 5187 /* Control */
01e439be 5188 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
64672c95 5189 vmx->hv_deadline_tsc = -1;
6e5d865c 5190
bf8179a0 5191 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
6aa8b732 5192
dfa169bb 5193 if (cpu_has_secondary_exec_ctrls()) {
bf8179a0
NHE
5194 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5195 vmx_secondary_exec_control(vmx));
dfa169bb 5196 }
f78e0e2e 5197
d62caabb 5198 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
c7c9c56c
YZ
5199 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5200 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5201 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5202 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5203
5204 vmcs_write16(GUEST_INTR_STATUS, 0);
01e439be 5205
0bcf261c 5206 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
01e439be 5207 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
c7c9c56c
YZ
5208 }
5209
4b8d54f9
ZE
5210 if (ple_gap) {
5211 vmcs_write32(PLE_GAP, ple_gap);
a7653ecd
RK
5212 vmx->ple_window = ple_window;
5213 vmx->ple_window_dirty = true;
4b8d54f9
ZE
5214 }
5215
c3707958
XG
5216 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5217 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
6aa8b732
AK
5218 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5219
9581d442
AK
5220 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5221 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
a547c6db 5222 vmx_set_constant_host_state(vmx);
05b3e0c2 5223#ifdef CONFIG_X86_64
6aa8b732
AK
5224 rdmsrl(MSR_FS_BASE, a);
5225 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5226 rdmsrl(MSR_GS_BASE, a);
5227 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5228#else
5229 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5230 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5231#endif
5232
2cc51560
ED
5233 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5234 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
61d2ef2c 5235 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
2cc51560 5236 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
61d2ef2c 5237 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
6aa8b732 5238
74545705
RK
5239 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5240 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
468d472f 5241
03916db9 5242 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6aa8b732
AK
5243 u32 index = vmx_msr_index[i];
5244 u32 data_low, data_high;
a2fa3e9f 5245 int j = vmx->nmsrs;
6aa8b732
AK
5246
5247 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5248 continue;
432bd6cb
AK
5249 if (wrmsr_safe(index, data_low, data_high) < 0)
5250 continue;
26bb0981
AK
5251 vmx->guest_msrs[j].index = i;
5252 vmx->guest_msrs[j].data = 0;
d5696725 5253 vmx->guest_msrs[j].mask = -1ull;
a2fa3e9f 5254 ++vmx->nmsrs;
6aa8b732 5255 }
6aa8b732 5256
2961e876
GN
5257
5258 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
6aa8b732
AK
5259
5260 /* 22.2.1, 20.8.1 */
2961e876 5261 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
1c3d14fe 5262
bd7e5b08
PB
5263 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5264 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5265
bf8179a0 5266 set_cr4_guest_host_mask(vmx);
e00c8cf2 5267
f53cd63c
WL
5268 if (vmx_xsaves_supported())
5269 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5270
4e59516a
PF
5271 if (enable_pml) {
5272 ASSERT(vmx->pml_pg);
5273 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5274 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5275 }
5276
e00c8cf2
AK
5277 return 0;
5278}
5279
d28bc9dd 5280static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
e00c8cf2
AK
5281{
5282 struct vcpu_vmx *vmx = to_vmx(vcpu);
58cb628d 5283 struct msr_data apic_base_msr;
d28bc9dd 5284 u64 cr0;
e00c8cf2 5285
7ffd92c5 5286 vmx->rmode.vm86_active = 0;
e00c8cf2 5287
3b86cd99
JK
5288 vmx->soft_vnmi_blocked = 0;
5289
ad312c7c 5290 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
d28bc9dd
NA
5291 kvm_set_cr8(vcpu, 0);
5292
5293 if (!init_event) {
5294 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5295 MSR_IA32_APICBASE_ENABLE;
5296 if (kvm_vcpu_is_reset_bsp(vcpu))
5297 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5298 apic_base_msr.host_initiated = true;
5299 kvm_set_apic_base(vcpu, &apic_base_msr);
5300 }
e00c8cf2 5301
2fb92db1
AK
5302 vmx_segment_cache_clear(vmx);
5303
5706be0d 5304 seg_setup(VCPU_SREG_CS);
66450a21 5305 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
f3531054 5306 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
e00c8cf2
AK
5307
5308 seg_setup(VCPU_SREG_DS);
5309 seg_setup(VCPU_SREG_ES);
5310 seg_setup(VCPU_SREG_FS);
5311 seg_setup(VCPU_SREG_GS);
5312 seg_setup(VCPU_SREG_SS);
5313
5314 vmcs_write16(GUEST_TR_SELECTOR, 0);
5315 vmcs_writel(GUEST_TR_BASE, 0);
5316 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5317 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5318
5319 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5320 vmcs_writel(GUEST_LDTR_BASE, 0);
5321 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5322 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5323
d28bc9dd
NA
5324 if (!init_event) {
5325 vmcs_write32(GUEST_SYSENTER_CS, 0);
5326 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5327 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5328 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5329 }
e00c8cf2
AK
5330
5331 vmcs_writel(GUEST_RFLAGS, 0x02);
66450a21 5332 kvm_rip_write(vcpu, 0xfff0);
e00c8cf2 5333
e00c8cf2
AK
5334 vmcs_writel(GUEST_GDTR_BASE, 0);
5335 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5336
5337 vmcs_writel(GUEST_IDTR_BASE, 0);
5338 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5339
443381a8 5340 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
e00c8cf2 5341 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
f3531054 5342 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
e00c8cf2 5343
e00c8cf2
AK
5344 setup_msrs(vmx);
5345
6aa8b732
AK
5346 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5347
d28bc9dd 5348 if (cpu_has_vmx_tpr_shadow() && !init_event) {
f78e0e2e 5349 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
35754c98 5350 if (cpu_need_tpr_shadow(vcpu))
f78e0e2e 5351 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
d28bc9dd 5352 __pa(vcpu->arch.apic->regs));
f78e0e2e
SY
5353 vmcs_write32(TPR_THRESHOLD, 0);
5354 }
5355
a73896cb 5356 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
6aa8b732 5357
d62caabb 5358 if (kvm_vcpu_apicv_active(vcpu))
01e439be
YZ
5359 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5360
2384d2b3
SY
5361 if (vmx->vpid != 0)
5362 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5363
d28bc9dd 5364 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
d28bc9dd 5365 vmx->vcpu.arch.cr0 = cr0;
f2463247 5366 vmx_set_cr0(vcpu, cr0); /* enter rmode */
d28bc9dd 5367 vmx_set_cr4(vcpu, 0);
5690891b 5368 vmx_set_efer(vcpu, 0);
bd7e5b08 5369
d28bc9dd 5370 update_exception_bitmap(vcpu);
6aa8b732 5371
dd5f5341 5372 vpid_sync_context(vmx->vpid);
6aa8b732
AK
5373}
5374
b6f1250e
NHE
5375/*
5376 * In nested virtualization, check if L1 asked to exit on external interrupts.
5377 * For most existing hypervisors, this will always return true.
5378 */
5379static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5380{
5381 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5382 PIN_BASED_EXT_INTR_MASK;
5383}
5384
77b0f5d6
BD
5385/*
5386 * In nested virtualization, check if L1 has set
5387 * VM_EXIT_ACK_INTR_ON_EXIT
5388 */
5389static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5390{
5391 return get_vmcs12(vcpu)->vm_exit_controls &
5392 VM_EXIT_ACK_INTR_ON_EXIT;
5393}
5394
ea8ceb83
JK
5395static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5396{
5397 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5398 PIN_BASED_NMI_EXITING;
5399}
5400
c9a7953f 5401static void enable_irq_window(struct kvm_vcpu *vcpu)
3b86cd99 5402{
47c0152e
PB
5403 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5404 CPU_BASED_VIRTUAL_INTR_PENDING);
3b86cd99
JK
5405}
5406
c9a7953f 5407static void enable_nmi_window(struct kvm_vcpu *vcpu)
3b86cd99 5408{
c9a7953f
JK
5409 if (!cpu_has_virtual_nmis() ||
5410 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5411 enable_irq_window(vcpu);
5412 return;
5413 }
3b86cd99 5414
47c0152e
PB
5415 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5416 CPU_BASED_VIRTUAL_NMI_PENDING);
3b86cd99
JK
5417}
5418
66fd3f7f 5419static void vmx_inject_irq(struct kvm_vcpu *vcpu)
85f455f7 5420{
9c8cba37 5421 struct vcpu_vmx *vmx = to_vmx(vcpu);
66fd3f7f
GN
5422 uint32_t intr;
5423 int irq = vcpu->arch.interrupt.nr;
9c8cba37 5424
229456fc 5425 trace_kvm_inj_virq(irq);
2714d1d3 5426
fa89a817 5427 ++vcpu->stat.irq_injections;
7ffd92c5 5428 if (vmx->rmode.vm86_active) {
71f9833b
SH
5429 int inc_eip = 0;
5430 if (vcpu->arch.interrupt.soft)
5431 inc_eip = vcpu->arch.event_exit_inst_len;
5432 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
a92601bb 5433 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
85f455f7
ED
5434 return;
5435 }
66fd3f7f
GN
5436 intr = irq | INTR_INFO_VALID_MASK;
5437 if (vcpu->arch.interrupt.soft) {
5438 intr |= INTR_TYPE_SOFT_INTR;
5439 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5440 vmx->vcpu.arch.event_exit_inst_len);
5441 } else
5442 intr |= INTR_TYPE_EXT_INTR;
5443 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
85f455f7
ED
5444}
5445
f08864b4
SY
5446static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5447{
66a5a347
JK
5448 struct vcpu_vmx *vmx = to_vmx(vcpu);
5449
c5a6d5f7
WL
5450 if (!is_guest_mode(vcpu)) {
5451 if (!cpu_has_virtual_nmis()) {
5452 /*
5453 * Tracking the NMI-blocked state in software is built upon
5454 * finding the next open IRQ window. This, in turn, depends on
5455 * well-behaving guests: They have to keep IRQs disabled at
5456 * least as long as the NMI handler runs. Otherwise we may
5457 * cause NMI nesting, maybe breaking the guest. But as this is
5458 * highly unlikely, we can live with the residual risk.
5459 */
5460 vmx->soft_vnmi_blocked = 1;
5461 vmx->vnmi_blocked_time = 0;
5462 }
0b6ac343 5463
c5a6d5f7
WL
5464 ++vcpu->stat.nmi_injections;
5465 vmx->nmi_known_unmasked = false;
3b86cd99
JK
5466 }
5467
7ffd92c5 5468 if (vmx->rmode.vm86_active) {
71f9833b 5469 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
a92601bb 5470 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
66a5a347
JK
5471 return;
5472 }
c5a6d5f7 5473
f08864b4
SY
5474 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5475 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
f08864b4
SY
5476}
5477
3cfc3092
JK
5478static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5479{
5480 if (!cpu_has_virtual_nmis())
5481 return to_vmx(vcpu)->soft_vnmi_blocked;
9d58b931
AK
5482 if (to_vmx(vcpu)->nmi_known_unmasked)
5483 return false;
c332c83a 5484 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
3cfc3092
JK
5485}
5486
5487static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5488{
5489 struct vcpu_vmx *vmx = to_vmx(vcpu);
5490
5491 if (!cpu_has_virtual_nmis()) {
5492 if (vmx->soft_vnmi_blocked != masked) {
5493 vmx->soft_vnmi_blocked = masked;
5494 vmx->vnmi_blocked_time = 0;
5495 }
5496 } else {
9d58b931 5497 vmx->nmi_known_unmasked = !masked;
3cfc3092
JK
5498 if (masked)
5499 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5500 GUEST_INTR_STATE_NMI);
5501 else
5502 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5503 GUEST_INTR_STATE_NMI);
5504 }
5505}
5506
2505dc9f
JK
5507static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5508{
b6b8a145
JK
5509 if (to_vmx(vcpu)->nested.nested_run_pending)
5510 return 0;
ea8ceb83 5511
2505dc9f
JK
5512 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5513 return 0;
5514
5515 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5516 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5517 | GUEST_INTR_STATE_NMI));
5518}
5519
78646121
GN
5520static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5521{
b6b8a145
JK
5522 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5523 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
c4282df9
GN
5524 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5525 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
78646121
GN
5526}
5527
cbc94022
IE
5528static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5529{
5530 int ret;
cbc94022 5531
1d8007bd
PB
5532 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5533 PAGE_SIZE * 3);
cbc94022
IE
5534 if (ret)
5535 return ret;
bfc6d222 5536 kvm->arch.tss_addr = addr;
1f755a82 5537 return init_rmode_tss(kvm);
cbc94022
IE
5538}
5539
0ca1b4f4 5540static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
6aa8b732 5541{
77ab6db0 5542 switch (vec) {
77ab6db0 5543 case BP_VECTOR:
c573cd22
JK
5544 /*
5545 * Update instruction length as we may reinject the exception
5546 * from user space while in guest debugging mode.
5547 */
5548 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5549 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
d0bfb940 5550 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
0ca1b4f4
GN
5551 return false;
5552 /* fall through */
5553 case DB_VECTOR:
5554 if (vcpu->guest_debug &
5555 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5556 return false;
d0bfb940
JK
5557 /* fall through */
5558 case DE_VECTOR:
77ab6db0
JK
5559 case OF_VECTOR:
5560 case BR_VECTOR:
5561 case UD_VECTOR:
5562 case DF_VECTOR:
5563 case SS_VECTOR:
5564 case GP_VECTOR:
5565 case MF_VECTOR:
0ca1b4f4
GN
5566 return true;
5567 break;
77ab6db0 5568 }
0ca1b4f4
GN
5569 return false;
5570}
5571
5572static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5573 int vec, u32 err_code)
5574{
5575 /*
5576 * Instruction with address size override prefix opcode 0x67
5577 * Cause the #SS fault with 0 error code in VM86 mode.
5578 */
5579 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5580 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5581 if (vcpu->arch.halt_request) {
5582 vcpu->arch.halt_request = 0;
5cb56059 5583 return kvm_vcpu_halt(vcpu);
0ca1b4f4
GN
5584 }
5585 return 1;
5586 }
5587 return 0;
5588 }
5589
5590 /*
5591 * Forward all other exceptions that are valid in real mode.
5592 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5593 * the required debugging infrastructure rework.
5594 */
5595 kvm_queue_exception(vcpu, vec);
5596 return 1;
6aa8b732
AK
5597}
5598
a0861c02
AK
5599/*
5600 * Trigger machine check on the host. We assume all the MSRs are already set up
5601 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5602 * We pass a fake environment to the machine check handler because we want
5603 * the guest to be always treated like user space, no matter what context
5604 * it used internally.
5605 */
5606static void kvm_machine_check(void)
5607{
5608#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5609 struct pt_regs regs = {
5610 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5611 .flags = X86_EFLAGS_IF,
5612 };
5613
5614 do_machine_check(&regs, 0);
5615#endif
5616}
5617
851ba692 5618static int handle_machine_check(struct kvm_vcpu *vcpu)
a0861c02
AK
5619{
5620 /* already handled by vcpu_run */
5621 return 1;
5622}
5623
851ba692 5624static int handle_exception(struct kvm_vcpu *vcpu)
6aa8b732 5625{
1155f76a 5626 struct vcpu_vmx *vmx = to_vmx(vcpu);
851ba692 5627 struct kvm_run *kvm_run = vcpu->run;
d0bfb940 5628 u32 intr_info, ex_no, error_code;
42dbaa5a 5629 unsigned long cr2, rip, dr6;
6aa8b732
AK
5630 u32 vect_info;
5631 enum emulation_result er;
5632
1155f76a 5633 vect_info = vmx->idt_vectoring_info;
88786475 5634 intr_info = vmx->exit_intr_info;
6aa8b732 5635
a0861c02 5636 if (is_machine_check(intr_info))
851ba692 5637 return handle_machine_check(vcpu);
a0861c02 5638
ef85b673 5639 if (is_nmi(intr_info))
1b6269db 5640 return 1; /* already handled by vmx_vcpu_run() */
2ab455cc 5641
7aa81cc0 5642 if (is_invalid_opcode(intr_info)) {
ae1f5767
JK
5643 if (is_guest_mode(vcpu)) {
5644 kvm_queue_exception(vcpu, UD_VECTOR);
5645 return 1;
5646 }
51d8b661 5647 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
7aa81cc0 5648 if (er != EMULATE_DONE)
7ee5d940 5649 kvm_queue_exception(vcpu, UD_VECTOR);
7aa81cc0
AL
5650 return 1;
5651 }
5652
6aa8b732 5653 error_code = 0;
2e11384c 5654 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
6aa8b732 5655 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
bf4ca23e
XG
5656
5657 /*
5658 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5659 * MMIO, it is better to report an internal error.
5660 * See the comments in vmx_handle_exit.
5661 */
5662 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5663 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5664 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5665 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
80f0e95d 5666 vcpu->run->internal.ndata = 3;
bf4ca23e
XG
5667 vcpu->run->internal.data[0] = vect_info;
5668 vcpu->run->internal.data[1] = intr_info;
80f0e95d 5669 vcpu->run->internal.data[2] = error_code;
bf4ca23e
XG
5670 return 0;
5671 }
5672
6aa8b732 5673 if (is_page_fault(intr_info)) {
1439442c 5674 /* EPT won't cause page fault directly */
cf3ace79 5675 BUG_ON(enable_ept);
6aa8b732 5676 cr2 = vmcs_readl(EXIT_QUALIFICATION);
229456fc
MT
5677 trace_kvm_page_fault(cr2, error_code);
5678
3298b75c 5679 if (kvm_event_needs_reinjection(vcpu))
577bdc49 5680 kvm_mmu_unprotect_page_virt(vcpu, cr2);
dc25e89e 5681 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
6aa8b732
AK
5682 }
5683
d0bfb940 5684 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
0ca1b4f4
GN
5685
5686 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5687 return handle_rmode_exception(vcpu, ex_no, error_code);
5688
42dbaa5a 5689 switch (ex_no) {
54a20552
EN
5690 case AC_VECTOR:
5691 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5692 return 1;
42dbaa5a
JK
5693 case DB_VECTOR:
5694 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5695 if (!(vcpu->guest_debug &
5696 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
8246bf52 5697 vcpu->arch.dr6 &= ~15;
6f43ed01 5698 vcpu->arch.dr6 |= dr6 | DR6_RTM;
fd2a445a
HD
5699 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5700 skip_emulated_instruction(vcpu);
5701
42dbaa5a
JK
5702 kvm_queue_exception(vcpu, DB_VECTOR);
5703 return 1;
5704 }
5705 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5706 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5707 /* fall through */
5708 case BP_VECTOR:
c573cd22
JK
5709 /*
5710 * Update instruction length as we may reinject #BP from
5711 * user space while in guest debugging mode. Reading it for
5712 * #DB as well causes no harm, it is not used in that case.
5713 */
5714 vmx->vcpu.arch.event_exit_inst_len =
5715 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6aa8b732 5716 kvm_run->exit_reason = KVM_EXIT_DEBUG;
0a434bb2 5717 rip = kvm_rip_read(vcpu);
d0bfb940
JK
5718 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5719 kvm_run->debug.arch.exception = ex_no;
42dbaa5a
JK
5720 break;
5721 default:
d0bfb940
JK
5722 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5723 kvm_run->ex.exception = ex_no;
5724 kvm_run->ex.error_code = error_code;
42dbaa5a 5725 break;
6aa8b732 5726 }
6aa8b732
AK
5727 return 0;
5728}
5729
851ba692 5730static int handle_external_interrupt(struct kvm_vcpu *vcpu)
6aa8b732 5731{
1165f5fe 5732 ++vcpu->stat.irq_exits;
6aa8b732
AK
5733 return 1;
5734}
5735
851ba692 5736static int handle_triple_fault(struct kvm_vcpu *vcpu)
988ad74f 5737{
851ba692 5738 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
988ad74f
AK
5739 return 0;
5740}
6aa8b732 5741
851ba692 5742static int handle_io(struct kvm_vcpu *vcpu)
6aa8b732 5743{
bfdaab09 5744 unsigned long exit_qualification;
6affcbed 5745 int size, in, string, ret;
039576c0 5746 unsigned port;
6aa8b732 5747
bfdaab09 5748 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
039576c0 5749 string = (exit_qualification & 16) != 0;
cf8f70bf 5750 in = (exit_qualification & 8) != 0;
e70669ab 5751
cf8f70bf 5752 ++vcpu->stat.io_exits;
e70669ab 5753
cf8f70bf 5754 if (string || in)
51d8b661 5755 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
e70669ab 5756
cf8f70bf
GN
5757 port = exit_qualification >> 16;
5758 size = (exit_qualification & 7) + 1;
cf8f70bf 5759
6affcbed
KH
5760 ret = kvm_skip_emulated_instruction(vcpu);
5761
5762 /*
5763 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5764 * KVM_EXIT_DEBUG here.
5765 */
5766 return kvm_fast_pio_out(vcpu, size, port) && ret;
6aa8b732
AK
5767}
5768
102d8325
IM
5769static void
5770vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5771{
5772 /*
5773 * Patch in the VMCALL instruction:
5774 */
5775 hypercall[0] = 0x0f;
5776 hypercall[1] = 0x01;
5777 hypercall[2] = 0xc1;
102d8325
IM
5778}
5779
0fa06071 5780/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
eeadf9e7
NHE
5781static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5782{
eeadf9e7 5783 if (is_guest_mode(vcpu)) {
1a0d74e6
JK
5784 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5785 unsigned long orig_val = val;
5786
eeadf9e7
NHE
5787 /*
5788 * We get here when L2 changed cr0 in a way that did not change
5789 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
1a0d74e6
JK
5790 * but did change L0 shadowed bits. So we first calculate the
5791 * effective cr0 value that L1 would like to write into the
5792 * hardware. It consists of the L2-owned bits from the new
5793 * value combined with the L1-owned bits from L1's guest_cr0.
eeadf9e7 5794 */
1a0d74e6
JK
5795 val = (val & ~vmcs12->cr0_guest_host_mask) |
5796 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5797
3899152c 5798 if (!nested_guest_cr0_valid(vcpu, val))
eeadf9e7 5799 return 1;
1a0d74e6
JK
5800
5801 if (kvm_set_cr0(vcpu, val))
5802 return 1;
5803 vmcs_writel(CR0_READ_SHADOW, orig_val);
eeadf9e7 5804 return 0;
1a0d74e6
JK
5805 } else {
5806 if (to_vmx(vcpu)->nested.vmxon &&
3899152c 5807 !nested_host_cr0_valid(vcpu, val))
1a0d74e6 5808 return 1;
3899152c 5809
eeadf9e7 5810 return kvm_set_cr0(vcpu, val);
1a0d74e6 5811 }
eeadf9e7
NHE
5812}
5813
5814static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5815{
5816 if (is_guest_mode(vcpu)) {
1a0d74e6
JK
5817 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5818 unsigned long orig_val = val;
5819
5820 /* analogously to handle_set_cr0 */
5821 val = (val & ~vmcs12->cr4_guest_host_mask) |
5822 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5823 if (kvm_set_cr4(vcpu, val))
eeadf9e7 5824 return 1;
1a0d74e6 5825 vmcs_writel(CR4_READ_SHADOW, orig_val);
eeadf9e7
NHE
5826 return 0;
5827 } else
5828 return kvm_set_cr4(vcpu, val);
5829}
5830
851ba692 5831static int handle_cr(struct kvm_vcpu *vcpu)
6aa8b732 5832{
229456fc 5833 unsigned long exit_qualification, val;
6aa8b732
AK
5834 int cr;
5835 int reg;
49a9b07e 5836 int err;
6affcbed 5837 int ret;
6aa8b732 5838
bfdaab09 5839 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6aa8b732
AK
5840 cr = exit_qualification & 15;
5841 reg = (exit_qualification >> 8) & 15;
5842 switch ((exit_qualification >> 4) & 3) {
5843 case 0: /* mov to cr */
1e32c079 5844 val = kvm_register_readl(vcpu, reg);
229456fc 5845 trace_kvm_cr_write(cr, val);
6aa8b732
AK
5846 switch (cr) {
5847 case 0:
eeadf9e7 5848 err = handle_set_cr0(vcpu, val);
6affcbed 5849 return kvm_complete_insn_gp(vcpu, err);
6aa8b732 5850 case 3:
2390218b 5851 err = kvm_set_cr3(vcpu, val);
6affcbed 5852 return kvm_complete_insn_gp(vcpu, err);
6aa8b732 5853 case 4:
eeadf9e7 5854 err = handle_set_cr4(vcpu, val);
6affcbed 5855 return kvm_complete_insn_gp(vcpu, err);
0a5fff19
GN
5856 case 8: {
5857 u8 cr8_prev = kvm_get_cr8(vcpu);
1e32c079 5858 u8 cr8 = (u8)val;
eea1cff9 5859 err = kvm_set_cr8(vcpu, cr8);
6affcbed 5860 ret = kvm_complete_insn_gp(vcpu, err);
35754c98 5861 if (lapic_in_kernel(vcpu))
6affcbed 5862 return ret;
0a5fff19 5863 if (cr8_prev <= cr8)
6affcbed
KH
5864 return ret;
5865 /*
5866 * TODO: we might be squashing a
5867 * KVM_GUESTDBG_SINGLESTEP-triggered
5868 * KVM_EXIT_DEBUG here.
5869 */
851ba692 5870 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
0a5fff19
GN
5871 return 0;
5872 }
4b8073e4 5873 }
6aa8b732 5874 break;
25c4c276 5875 case 2: /* clts */
bd7e5b08
PB
5876 WARN_ONCE(1, "Guest should always own CR0.TS");
5877 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4d4ec087 5878 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
6affcbed 5879 return kvm_skip_emulated_instruction(vcpu);
6aa8b732
AK
5880 case 1: /*mov from cr*/
5881 switch (cr) {
5882 case 3:
9f8fe504
AK
5883 val = kvm_read_cr3(vcpu);
5884 kvm_register_write(vcpu, reg, val);
5885 trace_kvm_cr_read(cr, val);
6affcbed 5886 return kvm_skip_emulated_instruction(vcpu);
6aa8b732 5887 case 8:
229456fc
MT
5888 val = kvm_get_cr8(vcpu);
5889 kvm_register_write(vcpu, reg, val);
5890 trace_kvm_cr_read(cr, val);
6affcbed 5891 return kvm_skip_emulated_instruction(vcpu);
6aa8b732
AK
5892 }
5893 break;
5894 case 3: /* lmsw */
a1f83a74 5895 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
4d4ec087 5896 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
a1f83a74 5897 kvm_lmsw(vcpu, val);
6aa8b732 5898
6affcbed 5899 return kvm_skip_emulated_instruction(vcpu);
6aa8b732
AK
5900 default:
5901 break;
5902 }
851ba692 5903 vcpu->run->exit_reason = 0;
a737f256 5904 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
6aa8b732
AK
5905 (int)(exit_qualification >> 4) & 3, cr);
5906 return 0;
5907}
5908
851ba692 5909static int handle_dr(struct kvm_vcpu *vcpu)
6aa8b732 5910{
bfdaab09 5911 unsigned long exit_qualification;
16f8a6f9
NA
5912 int dr, dr7, reg;
5913
5914 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5915 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5916
5917 /* First, if DR does not exist, trigger UD */
5918 if (!kvm_require_dr(vcpu, dr))
5919 return 1;
6aa8b732 5920
f2483415 5921 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
0a79b009
AK
5922 if (!kvm_require_cpl(vcpu, 0))
5923 return 1;
16f8a6f9
NA
5924 dr7 = vmcs_readl(GUEST_DR7);
5925 if (dr7 & DR7_GD) {
42dbaa5a
JK
5926 /*
5927 * As the vm-exit takes precedence over the debug trap, we
5928 * need to emulate the latter, either for the host or the
5929 * guest debugging itself.
5930 */
5931 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
851ba692 5932 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
16f8a6f9 5933 vcpu->run->debug.arch.dr7 = dr7;
82b32774 5934 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
851ba692
AK
5935 vcpu->run->debug.arch.exception = DB_VECTOR;
5936 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
42dbaa5a
JK
5937 return 0;
5938 } else {
7305eb5d 5939 vcpu->arch.dr6 &= ~15;
6f43ed01 5940 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
42dbaa5a
JK
5941 kvm_queue_exception(vcpu, DB_VECTOR);
5942 return 1;
5943 }
5944 }
5945
81908bf4 5946 if (vcpu->guest_debug == 0) {
8f22372f
PB
5947 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5948 CPU_BASED_MOV_DR_EXITING);
81908bf4
PB
5949
5950 /*
5951 * No more DR vmexits; force a reload of the debug registers
5952 * and reenter on this instruction. The next vmexit will
5953 * retrieve the full state of the debug registers.
5954 */
5955 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5956 return 1;
5957 }
5958
42dbaa5a
JK
5959 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5960 if (exit_qualification & TYPE_MOV_FROM_DR) {
020df079 5961 unsigned long val;
4c4d563b
JK
5962
5963 if (kvm_get_dr(vcpu, dr, &val))
5964 return 1;
5965 kvm_register_write(vcpu, reg, val);
020df079 5966 } else
5777392e 5967 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
4c4d563b
JK
5968 return 1;
5969
6affcbed 5970 return kvm_skip_emulated_instruction(vcpu);
6aa8b732
AK
5971}
5972
73aaf249
JK
5973static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5974{
5975 return vcpu->arch.dr6;
5976}
5977
5978static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5979{
5980}
5981
81908bf4
PB
5982static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5983{
81908bf4
PB
5984 get_debugreg(vcpu->arch.db[0], 0);
5985 get_debugreg(vcpu->arch.db[1], 1);
5986 get_debugreg(vcpu->arch.db[2], 2);
5987 get_debugreg(vcpu->arch.db[3], 3);
5988 get_debugreg(vcpu->arch.dr6, 6);
5989 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5990
5991 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
8f22372f 5992 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
81908bf4
PB
5993}
5994
020df079
GN
5995static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5996{
5997 vmcs_writel(GUEST_DR7, val);
5998}
5999
851ba692 6000static int handle_cpuid(struct kvm_vcpu *vcpu)
6aa8b732 6001{
6a908b62 6002 return kvm_emulate_cpuid(vcpu);
6aa8b732
AK
6003}
6004
851ba692 6005static int handle_rdmsr(struct kvm_vcpu *vcpu)
6aa8b732 6006{
ad312c7c 6007 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
609e36d3 6008 struct msr_data msr_info;
6aa8b732 6009
609e36d3
PB
6010 msr_info.index = ecx;
6011 msr_info.host_initiated = false;
6012 if (vmx_get_msr(vcpu, &msr_info)) {
59200273 6013 trace_kvm_msr_read_ex(ecx);
c1a5d4f9 6014 kvm_inject_gp(vcpu, 0);
6aa8b732
AK
6015 return 1;
6016 }
6017
609e36d3 6018 trace_kvm_msr_read(ecx, msr_info.data);
2714d1d3 6019
6aa8b732 6020 /* FIXME: handling of bits 32:63 of rax, rdx */
609e36d3
PB
6021 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6022 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
6affcbed 6023 return kvm_skip_emulated_instruction(vcpu);
6aa8b732
AK
6024}
6025
851ba692 6026static int handle_wrmsr(struct kvm_vcpu *vcpu)
6aa8b732 6027{
8fe8ab46 6028 struct msr_data msr;
ad312c7c
ZX
6029 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6030 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6031 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
6aa8b732 6032
8fe8ab46
WA
6033 msr.data = data;
6034 msr.index = ecx;
6035 msr.host_initiated = false;
854e8bb1 6036 if (kvm_set_msr(vcpu, &msr) != 0) {
59200273 6037 trace_kvm_msr_write_ex(ecx, data);
c1a5d4f9 6038 kvm_inject_gp(vcpu, 0);
6aa8b732
AK
6039 return 1;
6040 }
6041
59200273 6042 trace_kvm_msr_write(ecx, data);
6affcbed 6043 return kvm_skip_emulated_instruction(vcpu);
6aa8b732
AK
6044}
6045
851ba692 6046static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
6e5d865c 6047{
eb90f341 6048 kvm_apic_update_ppr(vcpu);
6e5d865c
YS
6049 return 1;
6050}
6051
851ba692 6052static int handle_interrupt_window(struct kvm_vcpu *vcpu)
6aa8b732 6053{
47c0152e
PB
6054 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6055 CPU_BASED_VIRTUAL_INTR_PENDING);
2714d1d3 6056
3842d135
AK
6057 kvm_make_request(KVM_REQ_EVENT, vcpu);
6058
a26bf12a 6059 ++vcpu->stat.irq_window_exits;
6aa8b732
AK
6060 return 1;
6061}
6062
851ba692 6063static int handle_halt(struct kvm_vcpu *vcpu)
6aa8b732 6064{
d3bef15f 6065 return kvm_emulate_halt(vcpu);
6aa8b732
AK
6066}
6067
851ba692 6068static int handle_vmcall(struct kvm_vcpu *vcpu)
c21415e8 6069{
0d9c055e 6070 return kvm_emulate_hypercall(vcpu);
c21415e8
IM
6071}
6072
ec25d5e6
GN
6073static int handle_invd(struct kvm_vcpu *vcpu)
6074{
51d8b661 6075 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
ec25d5e6
GN
6076}
6077
851ba692 6078static int handle_invlpg(struct kvm_vcpu *vcpu)
a7052897 6079{
f9c617f6 6080 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
a7052897
MT
6081
6082 kvm_mmu_invlpg(vcpu, exit_qualification);
6affcbed 6083 return kvm_skip_emulated_instruction(vcpu);
a7052897
MT
6084}
6085
fee84b07
AK
6086static int handle_rdpmc(struct kvm_vcpu *vcpu)
6087{
6088 int err;
6089
6090 err = kvm_rdpmc(vcpu);
6affcbed 6091 return kvm_complete_insn_gp(vcpu, err);
fee84b07
AK
6092}
6093
851ba692 6094static int handle_wbinvd(struct kvm_vcpu *vcpu)
e5edaa01 6095{
6affcbed 6096 return kvm_emulate_wbinvd(vcpu);
e5edaa01
ED
6097}
6098
2acf923e
DC
6099static int handle_xsetbv(struct kvm_vcpu *vcpu)
6100{
6101 u64 new_bv = kvm_read_edx_eax(vcpu);
6102 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6103
6104 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
6affcbed 6105 return kvm_skip_emulated_instruction(vcpu);
2acf923e
DC
6106 return 1;
6107}
6108
f53cd63c
WL
6109static int handle_xsaves(struct kvm_vcpu *vcpu)
6110{
6affcbed 6111 kvm_skip_emulated_instruction(vcpu);
f53cd63c
WL
6112 WARN(1, "this should never happen\n");
6113 return 1;
6114}
6115
6116static int handle_xrstors(struct kvm_vcpu *vcpu)
6117{
6affcbed 6118 kvm_skip_emulated_instruction(vcpu);
f53cd63c
WL
6119 WARN(1, "this should never happen\n");
6120 return 1;
6121}
6122
851ba692 6123static int handle_apic_access(struct kvm_vcpu *vcpu)
f78e0e2e 6124{
58fbbf26
KT
6125 if (likely(fasteoi)) {
6126 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6127 int access_type, offset;
6128
6129 access_type = exit_qualification & APIC_ACCESS_TYPE;
6130 offset = exit_qualification & APIC_ACCESS_OFFSET;
6131 /*
6132 * Sane guest uses MOV to write EOI, with written value
6133 * not cared. So make a short-circuit here by avoiding
6134 * heavy instruction emulation.
6135 */
6136 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6137 (offset == APIC_EOI)) {
6138 kvm_lapic_set_eoi(vcpu);
6affcbed 6139 return kvm_skip_emulated_instruction(vcpu);
58fbbf26
KT
6140 }
6141 }
51d8b661 6142 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
f78e0e2e
SY
6143}
6144
c7c9c56c
YZ
6145static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6146{
6147 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6148 int vector = exit_qualification & 0xff;
6149
6150 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6151 kvm_apic_set_eoi_accelerated(vcpu, vector);
6152 return 1;
6153}
6154
83d4c286
YZ
6155static int handle_apic_write(struct kvm_vcpu *vcpu)
6156{
6157 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6158 u32 offset = exit_qualification & 0xfff;
6159
6160 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6161 kvm_apic_write_nodecode(vcpu, offset);
6162 return 1;
6163}
6164
851ba692 6165static int handle_task_switch(struct kvm_vcpu *vcpu)
37817f29 6166{
60637aac 6167 struct vcpu_vmx *vmx = to_vmx(vcpu);
37817f29 6168 unsigned long exit_qualification;
e269fb21
JK
6169 bool has_error_code = false;
6170 u32 error_code = 0;
37817f29 6171 u16 tss_selector;
7f3d35fd 6172 int reason, type, idt_v, idt_index;
64a7ec06
GN
6173
6174 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
7f3d35fd 6175 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
64a7ec06 6176 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
37817f29
IE
6177
6178 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6179
6180 reason = (u32)exit_qualification >> 30;
64a7ec06
GN
6181 if (reason == TASK_SWITCH_GATE && idt_v) {
6182 switch (type) {
6183 case INTR_TYPE_NMI_INTR:
6184 vcpu->arch.nmi_injected = false;
654f06fc 6185 vmx_set_nmi_mask(vcpu, true);
64a7ec06
GN
6186 break;
6187 case INTR_TYPE_EXT_INTR:
66fd3f7f 6188 case INTR_TYPE_SOFT_INTR:
64a7ec06
GN
6189 kvm_clear_interrupt_queue(vcpu);
6190 break;
6191 case INTR_TYPE_HARD_EXCEPTION:
e269fb21
JK
6192 if (vmx->idt_vectoring_info &
6193 VECTORING_INFO_DELIVER_CODE_MASK) {
6194 has_error_code = true;
6195 error_code =
6196 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6197 }
6198 /* fall through */
64a7ec06
GN
6199 case INTR_TYPE_SOFT_EXCEPTION:
6200 kvm_clear_exception_queue(vcpu);
6201 break;
6202 default:
6203 break;
6204 }
60637aac 6205 }
37817f29
IE
6206 tss_selector = exit_qualification;
6207
64a7ec06
GN
6208 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6209 type != INTR_TYPE_EXT_INTR &&
6210 type != INTR_TYPE_NMI_INTR))
6211 skip_emulated_instruction(vcpu);
6212
7f3d35fd
KW
6213 if (kvm_task_switch(vcpu, tss_selector,
6214 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6215 has_error_code, error_code) == EMULATE_FAIL) {
acb54517
GN
6216 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6217 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6218 vcpu->run->internal.ndata = 0;
42dbaa5a 6219 return 0;
acb54517 6220 }
42dbaa5a 6221
42dbaa5a
JK
6222 /*
6223 * TODO: What about debug traps on tss switch?
6224 * Are we supposed to inject them and update dr6?
6225 */
6226
6227 return 1;
37817f29
IE
6228}
6229
851ba692 6230static int handle_ept_violation(struct kvm_vcpu *vcpu)
1439442c 6231{
f9c617f6 6232 unsigned long exit_qualification;
1439442c 6233 gpa_t gpa;
4f5982a5 6234 u32 error_code;
1439442c 6235 int gla_validity;
1439442c 6236
f9c617f6 6237 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
1439442c 6238
1439442c 6239 gla_validity = (exit_qualification >> 7) & 0x3;
72e0ae58 6240 if (gla_validity == 0x2) {
1439442c
SY
6241 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6242 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6243 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
f9c617f6 6244 vmcs_readl(GUEST_LINEAR_ADDRESS));
1439442c
SY
6245 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6246 (long unsigned int)exit_qualification);
851ba692
AK
6247 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6248 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
596ae895 6249 return 0;
1439442c
SY
6250 }
6251
0be9c7a8
GN
6252 /*
6253 * EPT violation happened while executing iret from NMI,
6254 * "blocked by NMI" bit has to be set before next VM entry.
6255 * There are errata that may cause this bit to not be set:
6256 * AAK134, BY25.
6257 */
bcd1c294
GN
6258 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6259 cpu_has_virtual_nmis() &&
6260 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
0be9c7a8
GN
6261 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6262
1439442c 6263 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
229456fc 6264 trace_kvm_page_fault(gpa, exit_qualification);
4f5982a5 6265
27959a44 6266 /* Is it a read fault? */
ab22a473 6267 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
27959a44
JS
6268 ? PFERR_USER_MASK : 0;
6269 /* Is it a write fault? */
ab22a473 6270 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
27959a44
JS
6271 ? PFERR_WRITE_MASK : 0;
6272 /* Is it a fetch fault? */
ab22a473 6273 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
27959a44
JS
6274 ? PFERR_FETCH_MASK : 0;
6275 /* ept page table entry is present? */
6276 error_code |= (exit_qualification &
6277 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6278 EPT_VIOLATION_EXECUTABLE))
6279 ? PFERR_PRESENT_MASK : 0;
4f5982a5 6280
db1c056c 6281 vcpu->arch.gpa_available = true;
25d92081
YZ
6282 vcpu->arch.exit_qualification = exit_qualification;
6283
4f5982a5 6284 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
1439442c
SY
6285}
6286
851ba692 6287static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
68f89400 6288{
f735d4af 6289 int ret;
68f89400
MT
6290 gpa_t gpa;
6291
6292 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
e32edf4f 6293 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
931c33b1 6294 trace_kvm_fast_mmio(gpa);
6affcbed 6295 return kvm_skip_emulated_instruction(vcpu);
68c3b4d1 6296 }
68f89400 6297
450869d6 6298 ret = handle_mmio_page_fault(vcpu, gpa, true);
db1c056c 6299 vcpu->arch.gpa_available = true;
b37fbea6 6300 if (likely(ret == RET_MMIO_PF_EMULATE))
ce88decf
XG
6301 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6302 EMULATE_DONE;
f8f55942
XG
6303
6304 if (unlikely(ret == RET_MMIO_PF_INVALID))
6305 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6306
b37fbea6 6307 if (unlikely(ret == RET_MMIO_PF_RETRY))
ce88decf
XG
6308 return 1;
6309
6310 /* It is the real ept misconfig */
f735d4af 6311 WARN_ON(1);
68f89400 6312
851ba692
AK
6313 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6314 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
68f89400
MT
6315
6316 return 0;
6317}
6318
851ba692 6319static int handle_nmi_window(struct kvm_vcpu *vcpu)
f08864b4 6320{
47c0152e
PB
6321 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6322 CPU_BASED_VIRTUAL_NMI_PENDING);
f08864b4 6323 ++vcpu->stat.nmi_window_exits;
3842d135 6324 kvm_make_request(KVM_REQ_EVENT, vcpu);
f08864b4
SY
6325
6326 return 1;
6327}
6328
80ced186 6329static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
ea953ef0 6330{
8b3079a5
AK
6331 struct vcpu_vmx *vmx = to_vmx(vcpu);
6332 enum emulation_result err = EMULATE_DONE;
80ced186 6333 int ret = 1;
49e9d557
AK
6334 u32 cpu_exec_ctrl;
6335 bool intr_window_requested;
b8405c18 6336 unsigned count = 130;
49e9d557
AK
6337
6338 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6339 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
ea953ef0 6340
98eb2f8b 6341 while (vmx->emulation_required && count-- != 0) {
bdea48e3 6342 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
49e9d557
AK
6343 return handle_interrupt_window(&vmx->vcpu);
6344
de87dcdd
AK
6345 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6346 return 1;
6347
991eebf9 6348 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
ea953ef0 6349
ac0a48c3 6350 if (err == EMULATE_USER_EXIT) {
94452b9e 6351 ++vcpu->stat.mmio_exits;
80ced186
MG
6352 ret = 0;
6353 goto out;
6354 }
1d5a4d9b 6355
de5f70e0
AK
6356 if (err != EMULATE_DONE) {
6357 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6358 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6359 vcpu->run->internal.ndata = 0;
6d77dbfc 6360 return 0;
de5f70e0 6361 }
ea953ef0 6362
8d76c49e
GN
6363 if (vcpu->arch.halt_request) {
6364 vcpu->arch.halt_request = 0;
5cb56059 6365 ret = kvm_vcpu_halt(vcpu);
8d76c49e
GN
6366 goto out;
6367 }
6368
ea953ef0 6369 if (signal_pending(current))
80ced186 6370 goto out;
ea953ef0
MG
6371 if (need_resched())
6372 schedule();
6373 }
6374
80ced186
MG
6375out:
6376 return ret;
ea953ef0
MG
6377}
6378
b4a2d31d
RK
6379static int __grow_ple_window(int val)
6380{
6381 if (ple_window_grow < 1)
6382 return ple_window;
6383
6384 val = min(val, ple_window_actual_max);
6385
6386 if (ple_window_grow < ple_window)
6387 val *= ple_window_grow;
6388 else
6389 val += ple_window_grow;
6390
6391 return val;
6392}
6393
6394static int __shrink_ple_window(int val, int modifier, int minimum)
6395{
6396 if (modifier < 1)
6397 return ple_window;
6398
6399 if (modifier < ple_window)
6400 val /= modifier;
6401 else
6402 val -= modifier;
6403
6404 return max(val, minimum);
6405}
6406
6407static void grow_ple_window(struct kvm_vcpu *vcpu)
6408{
6409 struct vcpu_vmx *vmx = to_vmx(vcpu);
6410 int old = vmx->ple_window;
6411
6412 vmx->ple_window = __grow_ple_window(old);
6413
6414 if (vmx->ple_window != old)
6415 vmx->ple_window_dirty = true;
7b46268d
RK
6416
6417 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
b4a2d31d
RK
6418}
6419
6420static void shrink_ple_window(struct kvm_vcpu *vcpu)
6421{
6422 struct vcpu_vmx *vmx = to_vmx(vcpu);
6423 int old = vmx->ple_window;
6424
6425 vmx->ple_window = __shrink_ple_window(old,
6426 ple_window_shrink, ple_window);
6427
6428 if (vmx->ple_window != old)
6429 vmx->ple_window_dirty = true;
7b46268d
RK
6430
6431 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
b4a2d31d
RK
6432}
6433
6434/*
6435 * ple_window_actual_max is computed to be one grow_ple_window() below
6436 * ple_window_max. (See __grow_ple_window for the reason.)
6437 * This prevents overflows, because ple_window_max is int.
6438 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6439 * this process.
6440 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6441 */
6442static void update_ple_window_actual_max(void)
6443{
6444 ple_window_actual_max =
6445 __shrink_ple_window(max(ple_window_max, ple_window),
6446 ple_window_grow, INT_MIN);
6447}
6448
bf9f6ac8
FW
6449/*
6450 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6451 */
6452static void wakeup_handler(void)
6453{
6454 struct kvm_vcpu *vcpu;
6455 int cpu = smp_processor_id();
6456
6457 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6458 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6459 blocked_vcpu_list) {
6460 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6461
6462 if (pi_test_on(pi_desc) == 1)
6463 kvm_vcpu_kick(vcpu);
6464 }
6465 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6466}
6467
f160c7b7
JS
6468void vmx_enable_tdp(void)
6469{
6470 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6471 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6472 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6473 0ull, VMX_EPT_EXECUTABLE_MASK,
6474 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
312b616b 6475 enable_ept_ad_bits ? 0ull : VMX_EPT_RWX_MASK);
f160c7b7
JS
6476
6477 ept_set_mmio_spte_mask();
6478 kvm_enable_tdp();
6479}
6480
f2c7648d
TC
6481static __init int hardware_setup(void)
6482{
34a1cd60
TC
6483 int r = -ENOMEM, i, msr;
6484
6485 rdmsrl_safe(MSR_EFER, &host_efer);
6486
6487 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6488 kvm_define_shared_msr(i, vmx_msr_index[i]);
6489
23611332
RK
6490 for (i = 0; i < VMX_BITMAP_NR; i++) {
6491 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6492 if (!vmx_bitmap[i])
6493 goto out;
6494 }
34a1cd60
TC
6495
6496 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
34a1cd60
TC
6497 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6498 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6499
6500 /*
6501 * Allow direct access to the PC debug port (it is often used for I/O
6502 * delays, but the vmexits simply slow things down).
6503 */
6504 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6505 clear_bit(0x80, vmx_io_bitmap_a);
6506
6507 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6508
6509 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6510 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6511
34a1cd60
TC
6512 if (setup_vmcs_config(&vmcs_config) < 0) {
6513 r = -EIO;
23611332 6514 goto out;
baa03522 6515 }
f2c7648d
TC
6516
6517 if (boot_cpu_has(X86_FEATURE_NX))
6518 kvm_enable_efer_bits(EFER_NX);
6519
6520 if (!cpu_has_vmx_vpid())
6521 enable_vpid = 0;
6522 if (!cpu_has_vmx_shadow_vmcs())
6523 enable_shadow_vmcs = 0;
6524 if (enable_shadow_vmcs)
6525 init_vmcs_shadow_fields();
6526
6527 if (!cpu_has_vmx_ept() ||
6528 !cpu_has_vmx_ept_4levels()) {
6529 enable_ept = 0;
6530 enable_unrestricted_guest = 0;
6531 enable_ept_ad_bits = 0;
6532 }
6533
6534 if (!cpu_has_vmx_ept_ad_bits())
6535 enable_ept_ad_bits = 0;
6536
6537 if (!cpu_has_vmx_unrestricted_guest())
6538 enable_unrestricted_guest = 0;
6539
ad15a296 6540 if (!cpu_has_vmx_flexpriority())
f2c7648d
TC
6541 flexpriority_enabled = 0;
6542
ad15a296
PB
6543 /*
6544 * set_apic_access_page_addr() is used to reload apic access
6545 * page upon invalidation. No need to do anything if not
6546 * using the APIC_ACCESS_ADDR VMCS field.
6547 */
6548 if (!flexpriority_enabled)
f2c7648d 6549 kvm_x86_ops->set_apic_access_page_addr = NULL;
f2c7648d
TC
6550
6551 if (!cpu_has_vmx_tpr_shadow())
6552 kvm_x86_ops->update_cr8_intercept = NULL;
6553
6554 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6555 kvm_disable_largepages();
6556
6557 if (!cpu_has_vmx_ple())
6558 ple_gap = 0;
6559
76dfafd5 6560 if (!cpu_has_vmx_apicv()) {
f2c7648d 6561 enable_apicv = 0;
76dfafd5
PB
6562 kvm_x86_ops->sync_pir_to_irr = NULL;
6563 }
f2c7648d 6564
64903d61
HZ
6565 if (cpu_has_vmx_tsc_scaling()) {
6566 kvm_has_tsc_control = true;
6567 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6568 kvm_tsc_scaling_ratio_frac_bits = 48;
6569 }
6570
baa03522
TC
6571 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6572 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6573 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6574 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6575 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6576 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6577 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6578
c63e4563 6579 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
baa03522 6580 vmx_msr_bitmap_legacy, PAGE_SIZE);
c63e4563 6581 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
baa03522 6582 vmx_msr_bitmap_longmode, PAGE_SIZE);
c63e4563 6583 memcpy(vmx_msr_bitmap_legacy_x2apic,
f6e90f9e 6584 vmx_msr_bitmap_legacy, PAGE_SIZE);
c63e4563 6585 memcpy(vmx_msr_bitmap_longmode_x2apic,
f6e90f9e 6586 vmx_msr_bitmap_longmode, PAGE_SIZE);
baa03522 6587
04bb92e4
WL
6588 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6589
40d8338d
RK
6590 for (msr = 0x800; msr <= 0x8ff; msr++) {
6591 if (msr == 0x839 /* TMCCT */)
6592 continue;
2e69f865 6593 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
40d8338d 6594 }
3ce424e4 6595
f6e90f9e 6596 /*
2e69f865
RK
6597 * TPR reads and writes can be virtualized even if virtual interrupt
6598 * delivery is not in use.
f6e90f9e 6599 */
2e69f865
RK
6600 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6601 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
3ce424e4 6602
3ce424e4 6603 /* EOI */
2e69f865 6604 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
3ce424e4 6605 /* SELF-IPI */
2e69f865 6606 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
baa03522 6607
f160c7b7
JS
6608 if (enable_ept)
6609 vmx_enable_tdp();
6610 else
baa03522
TC
6611 kvm_disable_tdp();
6612
6613 update_ple_window_actual_max();
6614
843e4330
KH
6615 /*
6616 * Only enable PML when hardware supports PML feature, and both EPT
6617 * and EPT A/D bit features are enabled -- PML depends on them to work.
6618 */
6619 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6620 enable_pml = 0;
6621
6622 if (!enable_pml) {
6623 kvm_x86_ops->slot_enable_log_dirty = NULL;
6624 kvm_x86_ops->slot_disable_log_dirty = NULL;
6625 kvm_x86_ops->flush_log_dirty = NULL;
6626 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6627 }
6628
64672c95
YJ
6629 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6630 u64 vmx_msr;
6631
6632 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6633 cpu_preemption_timer_multi =
6634 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6635 } else {
6636 kvm_x86_ops->set_hv_timer = NULL;
6637 kvm_x86_ops->cancel_hv_timer = NULL;
6638 }
6639
bf9f6ac8
FW
6640 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6641
c45dcc71
AR
6642 kvm_mce_cap_supported |= MCG_LMCE_P;
6643
f2c7648d 6644 return alloc_kvm_area();
34a1cd60 6645
34a1cd60 6646out:
23611332
RK
6647 for (i = 0; i < VMX_BITMAP_NR; i++)
6648 free_page((unsigned long)vmx_bitmap[i]);
34a1cd60
TC
6649
6650 return r;
f2c7648d
TC
6651}
6652
6653static __exit void hardware_unsetup(void)
6654{
23611332
RK
6655 int i;
6656
6657 for (i = 0; i < VMX_BITMAP_NR; i++)
6658 free_page((unsigned long)vmx_bitmap[i]);
34a1cd60 6659
f2c7648d
TC
6660 free_kvm_area();
6661}
6662
4b8d54f9
ZE
6663/*
6664 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6665 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6666 */
9fb41ba8 6667static int handle_pause(struct kvm_vcpu *vcpu)
4b8d54f9 6668{
b4a2d31d
RK
6669 if (ple_gap)
6670 grow_ple_window(vcpu);
6671
4b8d54f9 6672 kvm_vcpu_on_spin(vcpu);
6affcbed 6673 return kvm_skip_emulated_instruction(vcpu);
4b8d54f9
ZE
6674}
6675
87c00572 6676static int handle_nop(struct kvm_vcpu *vcpu)
59708670 6677{
6affcbed 6678 return kvm_skip_emulated_instruction(vcpu);
59708670
SY
6679}
6680
87c00572
GS
6681static int handle_mwait(struct kvm_vcpu *vcpu)
6682{
6683 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6684 return handle_nop(vcpu);
6685}
6686
5f3d45e7
MD
6687static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6688{
6689 return 1;
6690}
6691
87c00572
GS
6692static int handle_monitor(struct kvm_vcpu *vcpu)
6693{
6694 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6695 return handle_nop(vcpu);
6696}
6697
ff2f6fe9
NHE
6698/*
6699 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6700 * We could reuse a single VMCS for all the L2 guests, but we also want the
6701 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6702 * allows keeping them loaded on the processor, and in the future will allow
6703 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6704 * every entry if they never change.
6705 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6706 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6707 *
6708 * The following functions allocate and free a vmcs02 in this pool.
6709 */
6710
6711/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6712static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6713{
6714 struct vmcs02_list *item;
6715 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6716 if (item->vmptr == vmx->nested.current_vmptr) {
6717 list_move(&item->list, &vmx->nested.vmcs02_pool);
6718 return &item->vmcs02;
6719 }
6720
6721 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6722 /* Recycle the least recently used VMCS. */
d74c0e6b
GT
6723 item = list_last_entry(&vmx->nested.vmcs02_pool,
6724 struct vmcs02_list, list);
ff2f6fe9
NHE
6725 item->vmptr = vmx->nested.current_vmptr;
6726 list_move(&item->list, &vmx->nested.vmcs02_pool);
6727 return &item->vmcs02;
6728 }
6729
6730 /* Create a new VMCS */
0fa24ce3 6731 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
ff2f6fe9
NHE
6732 if (!item)
6733 return NULL;
6734 item->vmcs02.vmcs = alloc_vmcs();
355f4fb1 6735 item->vmcs02.shadow_vmcs = NULL;
ff2f6fe9
NHE
6736 if (!item->vmcs02.vmcs) {
6737 kfree(item);
6738 return NULL;
6739 }
6740 loaded_vmcs_init(&item->vmcs02);
6741 item->vmptr = vmx->nested.current_vmptr;
6742 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6743 vmx->nested.vmcs02_num++;
6744 return &item->vmcs02;
6745}
6746
6747/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6748static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6749{
6750 struct vmcs02_list *item;
6751 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6752 if (item->vmptr == vmptr) {
6753 free_loaded_vmcs(&item->vmcs02);
6754 list_del(&item->list);
6755 kfree(item);
6756 vmx->nested.vmcs02_num--;
6757 return;
6758 }
6759}
6760
6761/*
6762 * Free all VMCSs saved for this vcpu, except the one pointed by
4fa7734c
PB
6763 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6764 * must be &vmx->vmcs01.
ff2f6fe9
NHE
6765 */
6766static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6767{
6768 struct vmcs02_list *item, *n;
4fa7734c
PB
6769
6770 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
ff2f6fe9 6771 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
4fa7734c
PB
6772 /*
6773 * Something will leak if the above WARN triggers. Better than
6774 * a use-after-free.
6775 */
6776 if (vmx->loaded_vmcs == &item->vmcs02)
6777 continue;
6778
6779 free_loaded_vmcs(&item->vmcs02);
ff2f6fe9
NHE
6780 list_del(&item->list);
6781 kfree(item);
4fa7734c 6782 vmx->nested.vmcs02_num--;
ff2f6fe9 6783 }
ff2f6fe9
NHE
6784}
6785
0658fbaa
ACL
6786/*
6787 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6788 * set the success or error code of an emulated VMX instruction, as specified
6789 * by Vol 2B, VMX Instruction Reference, "Conventions".
6790 */
6791static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6792{
6793 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6794 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6795 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6796}
6797
6798static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6799{
6800 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6801 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6802 X86_EFLAGS_SF | X86_EFLAGS_OF))
6803 | X86_EFLAGS_CF);
6804}
6805
145c28dd 6806static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
0658fbaa
ACL
6807 u32 vm_instruction_error)
6808{
6809 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6810 /*
6811 * failValid writes the error number to the current VMCS, which
6812 * can't be done there isn't a current VMCS.
6813 */
6814 nested_vmx_failInvalid(vcpu);
6815 return;
6816 }
6817 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6818 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6819 X86_EFLAGS_SF | X86_EFLAGS_OF))
6820 | X86_EFLAGS_ZF);
6821 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6822 /*
6823 * We don't need to force a shadow sync because
6824 * VM_INSTRUCTION_ERROR is not shadowed
6825 */
6826}
145c28dd 6827
ff651cb6
WV
6828static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6829{
6830 /* TODO: not to reset guest simply here. */
6831 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
bbe41b95 6832 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
ff651cb6
WV
6833}
6834
f4124500
JK
6835static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6836{
6837 struct vcpu_vmx *vmx =
6838 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6839
6840 vmx->nested.preemption_timer_expired = true;
6841 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6842 kvm_vcpu_kick(&vmx->vcpu);
6843
6844 return HRTIMER_NORESTART;
6845}
6846
19677e32
BD
6847/*
6848 * Decode the memory-address operand of a vmx instruction, as recorded on an
6849 * exit caused by such an instruction (run by a guest hypervisor).
6850 * On success, returns 0. When the operand is invalid, returns 1 and throws
6851 * #UD or #GP.
6852 */
6853static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6854 unsigned long exit_qualification,
f9eb4af6 6855 u32 vmx_instruction_info, bool wr, gva_t *ret)
19677e32 6856{
f9eb4af6
EK
6857 gva_t off;
6858 bool exn;
6859 struct kvm_segment s;
6860
19677e32
BD
6861 /*
6862 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6863 * Execution", on an exit, vmx_instruction_info holds most of the
6864 * addressing components of the operand. Only the displacement part
6865 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6866 * For how an actual address is calculated from all these components,
6867 * refer to Vol. 1, "Operand Addressing".
6868 */
6869 int scaling = vmx_instruction_info & 3;
6870 int addr_size = (vmx_instruction_info >> 7) & 7;
6871 bool is_reg = vmx_instruction_info & (1u << 10);
6872 int seg_reg = (vmx_instruction_info >> 15) & 7;
6873 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6874 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6875 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6876 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6877
6878 if (is_reg) {
6879 kvm_queue_exception(vcpu, UD_VECTOR);
6880 return 1;
6881 }
6882
6883 /* Addr = segment_base + offset */
6884 /* offset = base + [index * scale] + displacement */
f9eb4af6 6885 off = exit_qualification; /* holds the displacement */
19677e32 6886 if (base_is_valid)
f9eb4af6 6887 off += kvm_register_read(vcpu, base_reg);
19677e32 6888 if (index_is_valid)
f9eb4af6
EK
6889 off += kvm_register_read(vcpu, index_reg)<<scaling;
6890 vmx_get_segment(vcpu, &s, seg_reg);
6891 *ret = s.base + off;
19677e32
BD
6892
6893 if (addr_size == 1) /* 32 bit */
6894 *ret &= 0xffffffff;
6895
f9eb4af6
EK
6896 /* Checks for #GP/#SS exceptions. */
6897 exn = false;
ff30ef40
QC
6898 if (is_long_mode(vcpu)) {
6899 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6900 * non-canonical form. This is the only check on the memory
6901 * destination for long mode!
6902 */
6903 exn = is_noncanonical_address(*ret);
6904 } else if (is_protmode(vcpu)) {
f9eb4af6
EK
6905 /* Protected mode: apply checks for segment validity in the
6906 * following order:
6907 * - segment type check (#GP(0) may be thrown)
6908 * - usability check (#GP(0)/#SS(0))
6909 * - limit check (#GP(0)/#SS(0))
6910 */
6911 if (wr)
6912 /* #GP(0) if the destination operand is located in a
6913 * read-only data segment or any code segment.
6914 */
6915 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6916 else
6917 /* #GP(0) if the source operand is located in an
6918 * execute-only code segment
6919 */
6920 exn = ((s.type & 0xa) == 8);
ff30ef40
QC
6921 if (exn) {
6922 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6923 return 1;
6924 }
f9eb4af6
EK
6925 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6926 */
6927 exn = (s.unusable != 0);
6928 /* Protected mode: #GP(0)/#SS(0) if the memory
6929 * operand is outside the segment limit.
6930 */
6931 exn = exn || (off + sizeof(u64) > s.limit);
6932 }
6933 if (exn) {
6934 kvm_queue_exception_e(vcpu,
6935 seg_reg == VCPU_SREG_SS ?
6936 SS_VECTOR : GP_VECTOR,
6937 0);
6938 return 1;
6939 }
6940
19677e32
BD
6941 return 0;
6942}
6943
3573e22c
BD
6944/*
6945 * This function performs the various checks including
6946 * - if it's 4KB aligned
6947 * - No bits beyond the physical address width are set
6948 * - Returns 0 on success or else 1
4291b588 6949 * (Intel SDM Section 30.3)
3573e22c 6950 */
4291b588
BD
6951static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6952 gpa_t *vmpointer)
3573e22c
BD
6953{
6954 gva_t gva;
6955 gpa_t vmptr;
6956 struct x86_exception e;
6957 struct page *page;
6958 struct vcpu_vmx *vmx = to_vmx(vcpu);
6959 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6960
6961 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
f9eb4af6 6962 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
3573e22c
BD
6963 return 1;
6964
6965 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6966 sizeof(vmptr), &e)) {
6967 kvm_inject_page_fault(vcpu, &e);
6968 return 1;
6969 }
6970
6971 switch (exit_reason) {
6972 case EXIT_REASON_VMON:
6973 /*
6974 * SDM 3: 24.11.5
6975 * The first 4 bytes of VMXON region contain the supported
6976 * VMCS revision identifier
6977 *
6978 * Note - IA32_VMX_BASIC[48] will never be 1
6979 * for the nested case;
6980 * which replaces physical address width with 32
6981 *
6982 */
bc39c4db 6983 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
3573e22c 6984 nested_vmx_failInvalid(vcpu);
6affcbed 6985 return kvm_skip_emulated_instruction(vcpu);
3573e22c
BD
6986 }
6987
6988 page = nested_get_page(vcpu, vmptr);
06ce521a 6989 if (page == NULL) {
3573e22c 6990 nested_vmx_failInvalid(vcpu);
06ce521a
PB
6991 return kvm_skip_emulated_instruction(vcpu);
6992 }
6993 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
3573e22c 6994 kunmap(page);
06ce521a
PB
6995 nested_release_page_clean(page);
6996 nested_vmx_failInvalid(vcpu);
6affcbed 6997 return kvm_skip_emulated_instruction(vcpu);
3573e22c
BD
6998 }
6999 kunmap(page);
06ce521a 7000 nested_release_page_clean(page);
3573e22c
BD
7001 vmx->nested.vmxon_ptr = vmptr;
7002 break;
4291b588 7003 case EXIT_REASON_VMCLEAR:
bc39c4db 7004 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
4291b588
BD
7005 nested_vmx_failValid(vcpu,
7006 VMXERR_VMCLEAR_INVALID_ADDRESS);
6affcbed 7007 return kvm_skip_emulated_instruction(vcpu);
4291b588
BD
7008 }
7009
7010 if (vmptr == vmx->nested.vmxon_ptr) {
7011 nested_vmx_failValid(vcpu,
7012 VMXERR_VMCLEAR_VMXON_POINTER);
6affcbed 7013 return kvm_skip_emulated_instruction(vcpu);
4291b588
BD
7014 }
7015 break;
7016 case EXIT_REASON_VMPTRLD:
bc39c4db 7017 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
4291b588
BD
7018 nested_vmx_failValid(vcpu,
7019 VMXERR_VMPTRLD_INVALID_ADDRESS);
6affcbed 7020 return kvm_skip_emulated_instruction(vcpu);
4291b588 7021 }
3573e22c 7022
4291b588
BD
7023 if (vmptr == vmx->nested.vmxon_ptr) {
7024 nested_vmx_failValid(vcpu,
37b9a671 7025 VMXERR_VMPTRLD_VMXON_POINTER);
6affcbed 7026 return kvm_skip_emulated_instruction(vcpu);
4291b588
BD
7027 }
7028 break;
3573e22c
BD
7029 default:
7030 return 1; /* shouldn't happen */
7031 }
7032
4291b588
BD
7033 if (vmpointer)
7034 *vmpointer = vmptr;
3573e22c
BD
7035 return 0;
7036}
7037
e29acc55
JM
7038static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7039{
7040 struct vcpu_vmx *vmx = to_vmx(vcpu);
7041 struct vmcs *shadow_vmcs;
7042
7043 if (cpu_has_vmx_msr_bitmap()) {
7044 vmx->nested.msr_bitmap =
7045 (unsigned long *)__get_free_page(GFP_KERNEL);
7046 if (!vmx->nested.msr_bitmap)
7047 goto out_msr_bitmap;
7048 }
7049
7050 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7051 if (!vmx->nested.cached_vmcs12)
7052 goto out_cached_vmcs12;
7053
7054 if (enable_shadow_vmcs) {
7055 shadow_vmcs = alloc_vmcs();
7056 if (!shadow_vmcs)
7057 goto out_shadow_vmcs;
7058 /* mark vmcs as shadow */
7059 shadow_vmcs->revision_id |= (1u << 31);
7060 /* init shadow vmcs */
7061 vmcs_clear(shadow_vmcs);
7062 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7063 }
7064
7065 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7066 vmx->nested.vmcs02_num = 0;
7067
7068 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7069 HRTIMER_MODE_REL_PINNED);
7070 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7071
7072 vmx->nested.vmxon = true;
7073 return 0;
7074
7075out_shadow_vmcs:
7076 kfree(vmx->nested.cached_vmcs12);
7077
7078out_cached_vmcs12:
7079 free_page((unsigned long)vmx->nested.msr_bitmap);
7080
7081out_msr_bitmap:
7082 return -ENOMEM;
7083}
7084
ec378aee
NHE
7085/*
7086 * Emulate the VMXON instruction.
7087 * Currently, we just remember that VMX is active, and do not save or even
7088 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7089 * do not currently need to store anything in that guest-allocated memory
7090 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7091 * argument is different from the VMXON pointer (which the spec says they do).
7092 */
7093static int handle_vmon(struct kvm_vcpu *vcpu)
7094{
e29acc55 7095 int ret;
ec378aee
NHE
7096 struct kvm_segment cs;
7097 struct vcpu_vmx *vmx = to_vmx(vcpu);
b3897a49
NHE
7098 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7099 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
ec378aee
NHE
7100
7101 /* The Intel VMX Instruction Reference lists a bunch of bits that
7102 * are prerequisite to running VMXON, most notably cr4.VMXE must be
7103 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
7104 * Otherwise, we should fail with #UD. We test these now:
7105 */
7106 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
7107 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
7108 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
7109 kvm_queue_exception(vcpu, UD_VECTOR);
7110 return 1;
7111 }
7112
7113 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7114 if (is_long_mode(vcpu) && !cs.l) {
7115 kvm_queue_exception(vcpu, UD_VECTOR);
7116 return 1;
7117 }
7118
7119 if (vmx_get_cpl(vcpu)) {
7120 kvm_inject_gp(vcpu, 0);
7121 return 1;
7122 }
3573e22c 7123
145c28dd
AG
7124 if (vmx->nested.vmxon) {
7125 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6affcbed 7126 return kvm_skip_emulated_instruction(vcpu);
145c28dd 7127 }
b3897a49 7128
3b84080b 7129 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
b3897a49
NHE
7130 != VMXON_NEEDED_FEATURES) {
7131 kvm_inject_gp(vcpu, 0);
7132 return 1;
7133 }
7134
21e7fbe7
JM
7135 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
7136 return 1;
e29acc55
JM
7137
7138 ret = enter_vmx_operation(vcpu);
7139 if (ret)
7140 return ret;
ec378aee 7141
a25eb114 7142 nested_vmx_succeed(vcpu);
6affcbed 7143 return kvm_skip_emulated_instruction(vcpu);
ec378aee
NHE
7144}
7145
7146/*
7147 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7148 * for running VMX instructions (except VMXON, whose prerequisites are
7149 * slightly different). It also specifies what exception to inject otherwise.
7150 */
7151static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7152{
7153 struct kvm_segment cs;
7154 struct vcpu_vmx *vmx = to_vmx(vcpu);
7155
7156 if (!vmx->nested.vmxon) {
7157 kvm_queue_exception(vcpu, UD_VECTOR);
7158 return 0;
7159 }
7160
7161 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7162 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7163 (is_long_mode(vcpu) && !cs.l)) {
7164 kvm_queue_exception(vcpu, UD_VECTOR);
7165 return 0;
7166 }
7167
7168 if (vmx_get_cpl(vcpu)) {
7169 kvm_inject_gp(vcpu, 0);
7170 return 0;
7171 }
7172
7173 return 1;
7174}
7175
e7953d7f
AG
7176static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7177{
9a2a05b9
PB
7178 if (vmx->nested.current_vmptr == -1ull)
7179 return;
7180
7181 /* current_vmptr and current_vmcs12 are always set/reset together */
7182 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7183 return;
7184
012f83cb 7185 if (enable_shadow_vmcs) {
9a2a05b9
PB
7186 /* copy to memory all shadowed fields in case
7187 they were modified */
7188 copy_shadow_to_vmcs12(vmx);
7189 vmx->nested.sync_shadow_vmcs = false;
7ec36296
XG
7190 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7191 SECONDARY_EXEC_SHADOW_VMCS);
9a2a05b9 7192 vmcs_write64(VMCS_LINK_POINTER, -1ull);
012f83cb 7193 }
705699a1 7194 vmx->nested.posted_intr_nv = -1;
4f2777bc
DM
7195
7196 /* Flush VMCS12 to guest memory */
7197 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7198 VMCS12_SIZE);
7199
e7953d7f
AG
7200 kunmap(vmx->nested.current_vmcs12_page);
7201 nested_release_page(vmx->nested.current_vmcs12_page);
9a2a05b9
PB
7202 vmx->nested.current_vmptr = -1ull;
7203 vmx->nested.current_vmcs12 = NULL;
e7953d7f
AG
7204}
7205
ec378aee
NHE
7206/*
7207 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7208 * just stops using VMX.
7209 */
7210static void free_nested(struct vcpu_vmx *vmx)
7211{
7212 if (!vmx->nested.vmxon)
7213 return;
9a2a05b9 7214
ec378aee 7215 vmx->nested.vmxon = false;
5c614b35 7216 free_vpid(vmx->nested.vpid02);
9a2a05b9 7217 nested_release_vmcs12(vmx);
d048c098
RK
7218 if (vmx->nested.msr_bitmap) {
7219 free_page((unsigned long)vmx->nested.msr_bitmap);
7220 vmx->nested.msr_bitmap = NULL;
7221 }
355f4fb1
JM
7222 if (enable_shadow_vmcs) {
7223 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7224 free_vmcs(vmx->vmcs01.shadow_vmcs);
7225 vmx->vmcs01.shadow_vmcs = NULL;
7226 }
4f2777bc 7227 kfree(vmx->nested.cached_vmcs12);
fe3ef05c
NHE
7228 /* Unpin physical memory we referred to in current vmcs02 */
7229 if (vmx->nested.apic_access_page) {
7230 nested_release_page(vmx->nested.apic_access_page);
48d89b92 7231 vmx->nested.apic_access_page = NULL;
fe3ef05c 7232 }
a7c0b07d
WL
7233 if (vmx->nested.virtual_apic_page) {
7234 nested_release_page(vmx->nested.virtual_apic_page);
48d89b92 7235 vmx->nested.virtual_apic_page = NULL;
a7c0b07d 7236 }
705699a1
WV
7237 if (vmx->nested.pi_desc_page) {
7238 kunmap(vmx->nested.pi_desc_page);
7239 nested_release_page(vmx->nested.pi_desc_page);
7240 vmx->nested.pi_desc_page = NULL;
7241 vmx->nested.pi_desc = NULL;
7242 }
ff2f6fe9
NHE
7243
7244 nested_free_all_saved_vmcss(vmx);
ec378aee
NHE
7245}
7246
7247/* Emulate the VMXOFF instruction */
7248static int handle_vmoff(struct kvm_vcpu *vcpu)
7249{
7250 if (!nested_vmx_check_permission(vcpu))
7251 return 1;
7252 free_nested(to_vmx(vcpu));
a25eb114 7253 nested_vmx_succeed(vcpu);
6affcbed 7254 return kvm_skip_emulated_instruction(vcpu);
ec378aee
NHE
7255}
7256
27d6c865
NHE
7257/* Emulate the VMCLEAR instruction */
7258static int handle_vmclear(struct kvm_vcpu *vcpu)
7259{
7260 struct vcpu_vmx *vmx = to_vmx(vcpu);
587d7e72 7261 u32 zero = 0;
27d6c865 7262 gpa_t vmptr;
27d6c865
NHE
7263
7264 if (!nested_vmx_check_permission(vcpu))
7265 return 1;
7266
4291b588 7267 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
27d6c865 7268 return 1;
27d6c865 7269
9a2a05b9 7270 if (vmptr == vmx->nested.current_vmptr)
e7953d7f 7271 nested_release_vmcs12(vmx);
27d6c865 7272
587d7e72
JM
7273 kvm_vcpu_write_guest(vcpu,
7274 vmptr + offsetof(struct vmcs12, launch_state),
7275 &zero, sizeof(zero));
27d6c865
NHE
7276
7277 nested_free_vmcs02(vmx, vmptr);
7278
27d6c865 7279 nested_vmx_succeed(vcpu);
6affcbed 7280 return kvm_skip_emulated_instruction(vcpu);
27d6c865
NHE
7281}
7282
cd232ad0
NHE
7283static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7284
7285/* Emulate the VMLAUNCH instruction */
7286static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7287{
7288 return nested_vmx_run(vcpu, true);
7289}
7290
7291/* Emulate the VMRESUME instruction */
7292static int handle_vmresume(struct kvm_vcpu *vcpu)
7293{
7294
7295 return nested_vmx_run(vcpu, false);
7296}
7297
49f705c5
NHE
7298enum vmcs_field_type {
7299 VMCS_FIELD_TYPE_U16 = 0,
7300 VMCS_FIELD_TYPE_U64 = 1,
7301 VMCS_FIELD_TYPE_U32 = 2,
7302 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7303};
7304
7305static inline int vmcs_field_type(unsigned long field)
7306{
7307 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7308 return VMCS_FIELD_TYPE_U32;
7309 return (field >> 13) & 0x3 ;
7310}
7311
7312static inline int vmcs_field_readonly(unsigned long field)
7313{
7314 return (((field >> 10) & 0x3) == 1);
7315}
7316
7317/*
7318 * Read a vmcs12 field. Since these can have varying lengths and we return
7319 * one type, we chose the biggest type (u64) and zero-extend the return value
7320 * to that size. Note that the caller, handle_vmread, might need to use only
7321 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7322 * 64-bit fields are to be returned).
7323 */
a2ae9df7
PB
7324static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7325 unsigned long field, u64 *ret)
49f705c5
NHE
7326{
7327 short offset = vmcs_field_to_offset(field);
7328 char *p;
7329
7330 if (offset < 0)
a2ae9df7 7331 return offset;
49f705c5
NHE
7332
7333 p = ((char *)(get_vmcs12(vcpu))) + offset;
7334
7335 switch (vmcs_field_type(field)) {
7336 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7337 *ret = *((natural_width *)p);
a2ae9df7 7338 return 0;
49f705c5
NHE
7339 case VMCS_FIELD_TYPE_U16:
7340 *ret = *((u16 *)p);
a2ae9df7 7341 return 0;
49f705c5
NHE
7342 case VMCS_FIELD_TYPE_U32:
7343 *ret = *((u32 *)p);
a2ae9df7 7344 return 0;
49f705c5
NHE
7345 case VMCS_FIELD_TYPE_U64:
7346 *ret = *((u64 *)p);
a2ae9df7 7347 return 0;
49f705c5 7348 default:
a2ae9df7
PB
7349 WARN_ON(1);
7350 return -ENOENT;
49f705c5
NHE
7351 }
7352}
7353
20b97fea 7354
a2ae9df7
PB
7355static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7356 unsigned long field, u64 field_value){
20b97fea
AG
7357 short offset = vmcs_field_to_offset(field);
7358 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7359 if (offset < 0)
a2ae9df7 7360 return offset;
20b97fea
AG
7361
7362 switch (vmcs_field_type(field)) {
7363 case VMCS_FIELD_TYPE_U16:
7364 *(u16 *)p = field_value;
a2ae9df7 7365 return 0;
20b97fea
AG
7366 case VMCS_FIELD_TYPE_U32:
7367 *(u32 *)p = field_value;
a2ae9df7 7368 return 0;
20b97fea
AG
7369 case VMCS_FIELD_TYPE_U64:
7370 *(u64 *)p = field_value;
a2ae9df7 7371 return 0;
20b97fea
AG
7372 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7373 *(natural_width *)p = field_value;
a2ae9df7 7374 return 0;
20b97fea 7375 default:
a2ae9df7
PB
7376 WARN_ON(1);
7377 return -ENOENT;
20b97fea
AG
7378 }
7379
7380}
7381
16f5b903
AG
7382static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7383{
7384 int i;
7385 unsigned long field;
7386 u64 field_value;
355f4fb1 7387 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
c2bae893
MK
7388 const unsigned long *fields = shadow_read_write_fields;
7389 const int num_fields = max_shadow_read_write_fields;
16f5b903 7390
282da870
JK
7391 preempt_disable();
7392
16f5b903
AG
7393 vmcs_load(shadow_vmcs);
7394
7395 for (i = 0; i < num_fields; i++) {
7396 field = fields[i];
7397 switch (vmcs_field_type(field)) {
7398 case VMCS_FIELD_TYPE_U16:
7399 field_value = vmcs_read16(field);
7400 break;
7401 case VMCS_FIELD_TYPE_U32:
7402 field_value = vmcs_read32(field);
7403 break;
7404 case VMCS_FIELD_TYPE_U64:
7405 field_value = vmcs_read64(field);
7406 break;
7407 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7408 field_value = vmcs_readl(field);
7409 break;
a2ae9df7
PB
7410 default:
7411 WARN_ON(1);
7412 continue;
16f5b903
AG
7413 }
7414 vmcs12_write_any(&vmx->vcpu, field, field_value);
7415 }
7416
7417 vmcs_clear(shadow_vmcs);
7418 vmcs_load(vmx->loaded_vmcs->vmcs);
282da870
JK
7419
7420 preempt_enable();
16f5b903
AG
7421}
7422
c3114420
AG
7423static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7424{
c2bae893
MK
7425 const unsigned long *fields[] = {
7426 shadow_read_write_fields,
7427 shadow_read_only_fields
c3114420 7428 };
c2bae893 7429 const int max_fields[] = {
c3114420
AG
7430 max_shadow_read_write_fields,
7431 max_shadow_read_only_fields
7432 };
7433 int i, q;
7434 unsigned long field;
7435 u64 field_value = 0;
355f4fb1 7436 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
c3114420
AG
7437
7438 vmcs_load(shadow_vmcs);
7439
c2bae893 7440 for (q = 0; q < ARRAY_SIZE(fields); q++) {
c3114420
AG
7441 for (i = 0; i < max_fields[q]; i++) {
7442 field = fields[q][i];
7443 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7444
7445 switch (vmcs_field_type(field)) {
7446 case VMCS_FIELD_TYPE_U16:
7447 vmcs_write16(field, (u16)field_value);
7448 break;
7449 case VMCS_FIELD_TYPE_U32:
7450 vmcs_write32(field, (u32)field_value);
7451 break;
7452 case VMCS_FIELD_TYPE_U64:
7453 vmcs_write64(field, (u64)field_value);
7454 break;
7455 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7456 vmcs_writel(field, (long)field_value);
7457 break;
a2ae9df7
PB
7458 default:
7459 WARN_ON(1);
7460 break;
c3114420
AG
7461 }
7462 }
7463 }
7464
7465 vmcs_clear(shadow_vmcs);
7466 vmcs_load(vmx->loaded_vmcs->vmcs);
7467}
7468
49f705c5
NHE
7469/*
7470 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7471 * used before) all generate the same failure when it is missing.
7472 */
7473static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7474{
7475 struct vcpu_vmx *vmx = to_vmx(vcpu);
7476 if (vmx->nested.current_vmptr == -1ull) {
7477 nested_vmx_failInvalid(vcpu);
49f705c5
NHE
7478 return 0;
7479 }
7480 return 1;
7481}
7482
7483static int handle_vmread(struct kvm_vcpu *vcpu)
7484{
7485 unsigned long field;
7486 u64 field_value;
7487 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7488 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7489 gva_t gva = 0;
7490
eb277562 7491 if (!nested_vmx_check_permission(vcpu))
49f705c5
NHE
7492 return 1;
7493
6affcbed
KH
7494 if (!nested_vmx_check_vmcs12(vcpu))
7495 return kvm_skip_emulated_instruction(vcpu);
49f705c5
NHE
7496
7497 /* Decode instruction info and find the field to read */
27e6fb5d 7498 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
49f705c5 7499 /* Read the field, zero-extended to a u64 field_value */
a2ae9df7 7500 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
49f705c5 7501 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6affcbed 7502 return kvm_skip_emulated_instruction(vcpu);
49f705c5
NHE
7503 }
7504 /*
7505 * Now copy part of this value to register or memory, as requested.
7506 * Note that the number of bits actually copied is 32 or 64 depending
7507 * on the guest's mode (32 or 64 bit), not on the given field's length.
7508 */
7509 if (vmx_instruction_info & (1u << 10)) {
27e6fb5d 7510 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
49f705c5
NHE
7511 field_value);
7512 } else {
7513 if (get_vmx_mem_address(vcpu, exit_qualification,
f9eb4af6 7514 vmx_instruction_info, true, &gva))
49f705c5
NHE
7515 return 1;
7516 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7517 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7518 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7519 }
7520
7521 nested_vmx_succeed(vcpu);
6affcbed 7522 return kvm_skip_emulated_instruction(vcpu);
49f705c5
NHE
7523}
7524
7525
7526static int handle_vmwrite(struct kvm_vcpu *vcpu)
7527{
7528 unsigned long field;
7529 gva_t gva;
7530 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7531 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
49f705c5
NHE
7532 /* The value to write might be 32 or 64 bits, depending on L1's long
7533 * mode, and eventually we need to write that into a field of several
7534 * possible lengths. The code below first zero-extends the value to 64
6a6256f9 7535 * bit (field_value), and then copies only the appropriate number of
49f705c5
NHE
7536 * bits into the vmcs12 field.
7537 */
7538 u64 field_value = 0;
7539 struct x86_exception e;
7540
eb277562 7541 if (!nested_vmx_check_permission(vcpu))
49f705c5
NHE
7542 return 1;
7543
6affcbed
KH
7544 if (!nested_vmx_check_vmcs12(vcpu))
7545 return kvm_skip_emulated_instruction(vcpu);
eb277562 7546
49f705c5 7547 if (vmx_instruction_info & (1u << 10))
27e6fb5d 7548 field_value = kvm_register_readl(vcpu,
49f705c5
NHE
7549 (((vmx_instruction_info) >> 3) & 0xf));
7550 else {
7551 if (get_vmx_mem_address(vcpu, exit_qualification,
f9eb4af6 7552 vmx_instruction_info, false, &gva))
49f705c5
NHE
7553 return 1;
7554 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
27e6fb5d 7555 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
49f705c5
NHE
7556 kvm_inject_page_fault(vcpu, &e);
7557 return 1;
7558 }
7559 }
7560
7561
27e6fb5d 7562 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
49f705c5
NHE
7563 if (vmcs_field_readonly(field)) {
7564 nested_vmx_failValid(vcpu,
7565 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6affcbed 7566 return kvm_skip_emulated_instruction(vcpu);
49f705c5
NHE
7567 }
7568
a2ae9df7 7569 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
49f705c5 7570 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6affcbed 7571 return kvm_skip_emulated_instruction(vcpu);
49f705c5
NHE
7572 }
7573
7574 nested_vmx_succeed(vcpu);
6affcbed 7575 return kvm_skip_emulated_instruction(vcpu);
49f705c5
NHE
7576}
7577
a8bc284e
JM
7578static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7579{
7580 vmx->nested.current_vmptr = vmptr;
7581 if (enable_shadow_vmcs) {
7582 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7583 SECONDARY_EXEC_SHADOW_VMCS);
7584 vmcs_write64(VMCS_LINK_POINTER,
7585 __pa(vmx->vmcs01.shadow_vmcs));
7586 vmx->nested.sync_shadow_vmcs = true;
7587 }
7588}
7589
63846663
NHE
7590/* Emulate the VMPTRLD instruction */
7591static int handle_vmptrld(struct kvm_vcpu *vcpu)
7592{
7593 struct vcpu_vmx *vmx = to_vmx(vcpu);
63846663 7594 gpa_t vmptr;
63846663
NHE
7595
7596 if (!nested_vmx_check_permission(vcpu))
7597 return 1;
7598
4291b588 7599 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
63846663 7600 return 1;
63846663
NHE
7601
7602 if (vmx->nested.current_vmptr != vmptr) {
7603 struct vmcs12 *new_vmcs12;
7604 struct page *page;
7605 page = nested_get_page(vcpu, vmptr);
7606 if (page == NULL) {
7607 nested_vmx_failInvalid(vcpu);
6affcbed 7608 return kvm_skip_emulated_instruction(vcpu);
63846663
NHE
7609 }
7610 new_vmcs12 = kmap(page);
7611 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7612 kunmap(page);
7613 nested_release_page_clean(page);
7614 nested_vmx_failValid(vcpu,
7615 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6affcbed 7616 return kvm_skip_emulated_instruction(vcpu);
63846663 7617 }
63846663 7618
9a2a05b9 7619 nested_release_vmcs12(vmx);
63846663
NHE
7620 vmx->nested.current_vmcs12 = new_vmcs12;
7621 vmx->nested.current_vmcs12_page = page;
4f2777bc
DM
7622 /*
7623 * Load VMCS12 from guest memory since it is not already
7624 * cached.
7625 */
7626 memcpy(vmx->nested.cached_vmcs12,
7627 vmx->nested.current_vmcs12, VMCS12_SIZE);
a8bc284e 7628 set_current_vmptr(vmx, vmptr);
63846663
NHE
7629 }
7630
7631 nested_vmx_succeed(vcpu);
6affcbed 7632 return kvm_skip_emulated_instruction(vcpu);
63846663
NHE
7633}
7634
6a4d7550
NHE
7635/* Emulate the VMPTRST instruction */
7636static int handle_vmptrst(struct kvm_vcpu *vcpu)
7637{
7638 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7639 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7640 gva_t vmcs_gva;
7641 struct x86_exception e;
7642
7643 if (!nested_vmx_check_permission(vcpu))
7644 return 1;
7645
7646 if (get_vmx_mem_address(vcpu, exit_qualification,
f9eb4af6 7647 vmx_instruction_info, true, &vmcs_gva))
6a4d7550
NHE
7648 return 1;
7649 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7650 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7651 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7652 sizeof(u64), &e)) {
7653 kvm_inject_page_fault(vcpu, &e);
7654 return 1;
7655 }
7656 nested_vmx_succeed(vcpu);
6affcbed 7657 return kvm_skip_emulated_instruction(vcpu);
6a4d7550
NHE
7658}
7659
bfd0a56b
NHE
7660/* Emulate the INVEPT instruction */
7661static int handle_invept(struct kvm_vcpu *vcpu)
7662{
b9c237bb 7663 struct vcpu_vmx *vmx = to_vmx(vcpu);
bfd0a56b
NHE
7664 u32 vmx_instruction_info, types;
7665 unsigned long type;
7666 gva_t gva;
7667 struct x86_exception e;
7668 struct {
7669 u64 eptp, gpa;
7670 } operand;
bfd0a56b 7671
b9c237bb
WV
7672 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7673 SECONDARY_EXEC_ENABLE_EPT) ||
7674 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
bfd0a56b
NHE
7675 kvm_queue_exception(vcpu, UD_VECTOR);
7676 return 1;
7677 }
7678
7679 if (!nested_vmx_check_permission(vcpu))
7680 return 1;
7681
7682 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7683 kvm_queue_exception(vcpu, UD_VECTOR);
7684 return 1;
7685 }
7686
7687 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
27e6fb5d 7688 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
bfd0a56b 7689
b9c237bb 7690 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
bfd0a56b 7691
85c856b3 7692 if (type >= 32 || !(types & (1 << type))) {
bfd0a56b
NHE
7693 nested_vmx_failValid(vcpu,
7694 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6affcbed 7695 return kvm_skip_emulated_instruction(vcpu);
bfd0a56b
NHE
7696 }
7697
7698 /* According to the Intel VMX instruction reference, the memory
7699 * operand is read even if it isn't needed (e.g., for type==global)
7700 */
7701 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
f9eb4af6 7702 vmx_instruction_info, false, &gva))
bfd0a56b
NHE
7703 return 1;
7704 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7705 sizeof(operand), &e)) {
7706 kvm_inject_page_fault(vcpu, &e);
7707 return 1;
7708 }
7709
7710 switch (type) {
bfd0a56b 7711 case VMX_EPT_EXTENT_GLOBAL:
45e11817
BD
7712 /*
7713 * TODO: track mappings and invalidate
7714 * single context requests appropriately
7715 */
7716 case VMX_EPT_EXTENT_CONTEXT:
bfd0a56b 7717 kvm_mmu_sync_roots(vcpu);
77c3913b 7718 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
bfd0a56b
NHE
7719 nested_vmx_succeed(vcpu);
7720 break;
7721 default:
7722 BUG_ON(1);
7723 break;
7724 }
7725
6affcbed 7726 return kvm_skip_emulated_instruction(vcpu);
bfd0a56b
NHE
7727}
7728
a642fc30
PM
7729static int handle_invvpid(struct kvm_vcpu *vcpu)
7730{
99b83ac8
WL
7731 struct vcpu_vmx *vmx = to_vmx(vcpu);
7732 u32 vmx_instruction_info;
7733 unsigned long type, types;
7734 gva_t gva;
7735 struct x86_exception e;
7736 int vpid;
7737
7738 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7739 SECONDARY_EXEC_ENABLE_VPID) ||
7740 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7741 kvm_queue_exception(vcpu, UD_VECTOR);
7742 return 1;
7743 }
7744
7745 if (!nested_vmx_check_permission(vcpu))
7746 return 1;
7747
7748 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7749 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7750
bcdde302
JD
7751 types = (vmx->nested.nested_vmx_vpid_caps &
7752 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
99b83ac8 7753
85c856b3 7754 if (type >= 32 || !(types & (1 << type))) {
99b83ac8
WL
7755 nested_vmx_failValid(vcpu,
7756 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6affcbed 7757 return kvm_skip_emulated_instruction(vcpu);
99b83ac8
WL
7758 }
7759
7760 /* according to the intel vmx instruction reference, the memory
7761 * operand is read even if it isn't needed (e.g., for type==global)
7762 */
7763 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7764 vmx_instruction_info, false, &gva))
7765 return 1;
7766 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7767 sizeof(u32), &e)) {
7768 kvm_inject_page_fault(vcpu, &e);
7769 return 1;
7770 }
7771
7772 switch (type) {
bcdde302 7773 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
ef697a71 7774 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
bcdde302
JD
7775 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
7776 if (!vpid) {
7777 nested_vmx_failValid(vcpu,
7778 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6affcbed 7779 return kvm_skip_emulated_instruction(vcpu);
bcdde302
JD
7780 }
7781 break;
99b83ac8 7782 case VMX_VPID_EXTENT_ALL_CONTEXT:
99b83ac8
WL
7783 break;
7784 default:
bcdde302 7785 WARN_ON_ONCE(1);
6affcbed 7786 return kvm_skip_emulated_instruction(vcpu);
99b83ac8
WL
7787 }
7788
bcdde302
JD
7789 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7790 nested_vmx_succeed(vcpu);
7791
6affcbed 7792 return kvm_skip_emulated_instruction(vcpu);
a642fc30
PM
7793}
7794
843e4330
KH
7795static int handle_pml_full(struct kvm_vcpu *vcpu)
7796{
7797 unsigned long exit_qualification;
7798
7799 trace_kvm_pml_full(vcpu->vcpu_id);
7800
7801 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7802
7803 /*
7804 * PML buffer FULL happened while executing iret from NMI,
7805 * "blocked by NMI" bit has to be set before next VM entry.
7806 */
7807 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7808 cpu_has_virtual_nmis() &&
7809 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7810 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7811 GUEST_INTR_STATE_NMI);
7812
7813 /*
7814 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7815 * here.., and there's no userspace involvement needed for PML.
7816 */
7817 return 1;
7818}
7819
64672c95
YJ
7820static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7821{
7822 kvm_lapic_expired_hv_timer(vcpu);
7823 return 1;
7824}
7825
6aa8b732
AK
7826/*
7827 * The exit handlers return 1 if the exit was handled fully and guest execution
7828 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7829 * to be done to userspace and return 0.
7830 */
772e0318 7831static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
6aa8b732
AK
7832 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7833 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
988ad74f 7834 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
f08864b4 7835 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
6aa8b732 7836 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
6aa8b732
AK
7837 [EXIT_REASON_CR_ACCESS] = handle_cr,
7838 [EXIT_REASON_DR_ACCESS] = handle_dr,
7839 [EXIT_REASON_CPUID] = handle_cpuid,
7840 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7841 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7842 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7843 [EXIT_REASON_HLT] = handle_halt,
ec25d5e6 7844 [EXIT_REASON_INVD] = handle_invd,
a7052897 7845 [EXIT_REASON_INVLPG] = handle_invlpg,
fee84b07 7846 [EXIT_REASON_RDPMC] = handle_rdpmc,
c21415e8 7847 [EXIT_REASON_VMCALL] = handle_vmcall,
27d6c865 7848 [EXIT_REASON_VMCLEAR] = handle_vmclear,
cd232ad0 7849 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
63846663 7850 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
6a4d7550 7851 [EXIT_REASON_VMPTRST] = handle_vmptrst,
49f705c5 7852 [EXIT_REASON_VMREAD] = handle_vmread,
cd232ad0 7853 [EXIT_REASON_VMRESUME] = handle_vmresume,
49f705c5 7854 [EXIT_REASON_VMWRITE] = handle_vmwrite,
ec378aee
NHE
7855 [EXIT_REASON_VMOFF] = handle_vmoff,
7856 [EXIT_REASON_VMON] = handle_vmon,
f78e0e2e
SY
7857 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7858 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
83d4c286 7859 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
c7c9c56c 7860 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
e5edaa01 7861 [EXIT_REASON_WBINVD] = handle_wbinvd,
2acf923e 7862 [EXIT_REASON_XSETBV] = handle_xsetbv,
37817f29 7863 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
a0861c02 7864 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
68f89400
MT
7865 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7866 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
4b8d54f9 7867 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
87c00572 7868 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
5f3d45e7 7869 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
87c00572 7870 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
bfd0a56b 7871 [EXIT_REASON_INVEPT] = handle_invept,
a642fc30 7872 [EXIT_REASON_INVVPID] = handle_invvpid,
f53cd63c
WL
7873 [EXIT_REASON_XSAVES] = handle_xsaves,
7874 [EXIT_REASON_XRSTORS] = handle_xrstors,
843e4330 7875 [EXIT_REASON_PML_FULL] = handle_pml_full,
64672c95 7876 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
6aa8b732
AK
7877};
7878
7879static const int kvm_vmx_max_exit_handlers =
50a3485c 7880 ARRAY_SIZE(kvm_vmx_exit_handlers);
6aa8b732 7881
908a7bdd
JK
7882static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7883 struct vmcs12 *vmcs12)
7884{
7885 unsigned long exit_qualification;
7886 gpa_t bitmap, last_bitmap;
7887 unsigned int port;
7888 int size;
7889 u8 b;
7890
908a7bdd 7891 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
2f0a6397 7892 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
908a7bdd
JK
7893
7894 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7895
7896 port = exit_qualification >> 16;
7897 size = (exit_qualification & 7) + 1;
7898
7899 last_bitmap = (gpa_t)-1;
7900 b = -1;
7901
7902 while (size > 0) {
7903 if (port < 0x8000)
7904 bitmap = vmcs12->io_bitmap_a;
7905 else if (port < 0x10000)
7906 bitmap = vmcs12->io_bitmap_b;
7907 else
1d804d07 7908 return true;
908a7bdd
JK
7909 bitmap += (port & 0x7fff) / 8;
7910
7911 if (last_bitmap != bitmap)
54bf36aa 7912 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
1d804d07 7913 return true;
908a7bdd 7914 if (b & (1 << (port & 7)))
1d804d07 7915 return true;
908a7bdd
JK
7916
7917 port++;
7918 size--;
7919 last_bitmap = bitmap;
7920 }
7921
1d804d07 7922 return false;
908a7bdd
JK
7923}
7924
644d711a
NHE
7925/*
7926 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7927 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7928 * disinterest in the current event (read or write a specific MSR) by using an
7929 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7930 */
7931static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7932 struct vmcs12 *vmcs12, u32 exit_reason)
7933{
7934 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7935 gpa_t bitmap;
7936
cbd29cb6 7937 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
1d804d07 7938 return true;
644d711a
NHE
7939
7940 /*
7941 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7942 * for the four combinations of read/write and low/high MSR numbers.
7943 * First we need to figure out which of the four to use:
7944 */
7945 bitmap = vmcs12->msr_bitmap;
7946 if (exit_reason == EXIT_REASON_MSR_WRITE)
7947 bitmap += 2048;
7948 if (msr_index >= 0xc0000000) {
7949 msr_index -= 0xc0000000;
7950 bitmap += 1024;
7951 }
7952
7953 /* Then read the msr_index'th bit from this bitmap: */
7954 if (msr_index < 1024*8) {
7955 unsigned char b;
54bf36aa 7956 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
1d804d07 7957 return true;
644d711a
NHE
7958 return 1 & (b >> (msr_index & 7));
7959 } else
1d804d07 7960 return true; /* let L1 handle the wrong parameter */
644d711a
NHE
7961}
7962
7963/*
7964 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7965 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7966 * intercept (via guest_host_mask etc.) the current event.
7967 */
7968static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7969 struct vmcs12 *vmcs12)
7970{
7971 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7972 int cr = exit_qualification & 15;
7973 int reg = (exit_qualification >> 8) & 15;
1e32c079 7974 unsigned long val = kvm_register_readl(vcpu, reg);
644d711a
NHE
7975
7976 switch ((exit_qualification >> 4) & 3) {
7977 case 0: /* mov to cr */
7978 switch (cr) {
7979 case 0:
7980 if (vmcs12->cr0_guest_host_mask &
7981 (val ^ vmcs12->cr0_read_shadow))
1d804d07 7982 return true;
644d711a
NHE
7983 break;
7984 case 3:
7985 if ((vmcs12->cr3_target_count >= 1 &&
7986 vmcs12->cr3_target_value0 == val) ||
7987 (vmcs12->cr3_target_count >= 2 &&
7988 vmcs12->cr3_target_value1 == val) ||
7989 (vmcs12->cr3_target_count >= 3 &&
7990 vmcs12->cr3_target_value2 == val) ||
7991 (vmcs12->cr3_target_count >= 4 &&
7992 vmcs12->cr3_target_value3 == val))
1d804d07 7993 return false;
644d711a 7994 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
1d804d07 7995 return true;
644d711a
NHE
7996 break;
7997 case 4:
7998 if (vmcs12->cr4_guest_host_mask &
7999 (vmcs12->cr4_read_shadow ^ val))
1d804d07 8000 return true;
644d711a
NHE
8001 break;
8002 case 8:
8003 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
1d804d07 8004 return true;
644d711a
NHE
8005 break;
8006 }
8007 break;
8008 case 2: /* clts */
8009 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8010 (vmcs12->cr0_read_shadow & X86_CR0_TS))
1d804d07 8011 return true;
644d711a
NHE
8012 break;
8013 case 1: /* mov from cr */
8014 switch (cr) {
8015 case 3:
8016 if (vmcs12->cpu_based_vm_exec_control &
8017 CPU_BASED_CR3_STORE_EXITING)
1d804d07 8018 return true;
644d711a
NHE
8019 break;
8020 case 8:
8021 if (vmcs12->cpu_based_vm_exec_control &
8022 CPU_BASED_CR8_STORE_EXITING)
1d804d07 8023 return true;
644d711a
NHE
8024 break;
8025 }
8026 break;
8027 case 3: /* lmsw */
8028 /*
8029 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8030 * cr0. Other attempted changes are ignored, with no exit.
8031 */
8032 if (vmcs12->cr0_guest_host_mask & 0xe &
8033 (val ^ vmcs12->cr0_read_shadow))
1d804d07 8034 return true;
644d711a
NHE
8035 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8036 !(vmcs12->cr0_read_shadow & 0x1) &&
8037 (val & 0x1))
1d804d07 8038 return true;
644d711a
NHE
8039 break;
8040 }
1d804d07 8041 return false;
644d711a
NHE
8042}
8043
8044/*
8045 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8046 * should handle it ourselves in L0 (and then continue L2). Only call this
8047 * when in is_guest_mode (L2).
8048 */
8049static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
8050{
644d711a
NHE
8051 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8052 struct vcpu_vmx *vmx = to_vmx(vcpu);
8053 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
957c897e 8054 u32 exit_reason = vmx->exit_reason;
644d711a 8055
542060ea
JK
8056 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8057 vmcs_readl(EXIT_QUALIFICATION),
8058 vmx->idt_vectoring_info,
8059 intr_info,
8060 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8061 KVM_ISA_VMX);
8062
644d711a 8063 if (vmx->nested.nested_run_pending)
1d804d07 8064 return false;
644d711a
NHE
8065
8066 if (unlikely(vmx->fail)) {
bd80158a
JK
8067 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8068 vmcs_read32(VM_INSTRUCTION_ERROR));
1d804d07 8069 return true;
644d711a
NHE
8070 }
8071
8072 switch (exit_reason) {
8073 case EXIT_REASON_EXCEPTION_NMI:
ef85b673 8074 if (is_nmi(intr_info))
1d804d07 8075 return false;
644d711a
NHE
8076 else if (is_page_fault(intr_info))
8077 return enable_ept;
e504c909 8078 else if (is_no_device(intr_info) &&
ccf9844e 8079 !(vmcs12->guest_cr0 & X86_CR0_TS))
1d804d07 8080 return false;
6f05485d
JK
8081 else if (is_debug(intr_info) &&
8082 vcpu->guest_debug &
8083 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8084 return false;
8085 else if (is_breakpoint(intr_info) &&
8086 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8087 return false;
644d711a
NHE
8088 return vmcs12->exception_bitmap &
8089 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8090 case EXIT_REASON_EXTERNAL_INTERRUPT:
1d804d07 8091 return false;
644d711a 8092 case EXIT_REASON_TRIPLE_FAULT:
1d804d07 8093 return true;
644d711a 8094 case EXIT_REASON_PENDING_INTERRUPT:
3b656cf7 8095 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
644d711a 8096 case EXIT_REASON_NMI_WINDOW:
3b656cf7 8097 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
644d711a 8098 case EXIT_REASON_TASK_SWITCH:
1d804d07 8099 return true;
644d711a 8100 case EXIT_REASON_CPUID:
1d804d07 8101 return true;
644d711a
NHE
8102 case EXIT_REASON_HLT:
8103 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8104 case EXIT_REASON_INVD:
1d804d07 8105 return true;
644d711a
NHE
8106 case EXIT_REASON_INVLPG:
8107 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8108 case EXIT_REASON_RDPMC:
8109 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
b3a2a907 8110 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
644d711a
NHE
8111 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8112 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8113 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8114 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8115 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8116 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
a642fc30 8117 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
644d711a
NHE
8118 /*
8119 * VMX instructions trap unconditionally. This allows L1 to
8120 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8121 */
1d804d07 8122 return true;
644d711a
NHE
8123 case EXIT_REASON_CR_ACCESS:
8124 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8125 case EXIT_REASON_DR_ACCESS:
8126 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8127 case EXIT_REASON_IO_INSTRUCTION:
908a7bdd 8128 return nested_vmx_exit_handled_io(vcpu, vmcs12);
1b07304c
PB
8129 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8130 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
644d711a
NHE
8131 case EXIT_REASON_MSR_READ:
8132 case EXIT_REASON_MSR_WRITE:
8133 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8134 case EXIT_REASON_INVALID_STATE:
1d804d07 8135 return true;
644d711a
NHE
8136 case EXIT_REASON_MWAIT_INSTRUCTION:
8137 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
5f3d45e7
MD
8138 case EXIT_REASON_MONITOR_TRAP_FLAG:
8139 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
644d711a
NHE
8140 case EXIT_REASON_MONITOR_INSTRUCTION:
8141 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8142 case EXIT_REASON_PAUSE_INSTRUCTION:
8143 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8144 nested_cpu_has2(vmcs12,
8145 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8146 case EXIT_REASON_MCE_DURING_VMENTRY:
1d804d07 8147 return false;
644d711a 8148 case EXIT_REASON_TPR_BELOW_THRESHOLD:
a7c0b07d 8149 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
644d711a
NHE
8150 case EXIT_REASON_APIC_ACCESS:
8151 return nested_cpu_has2(vmcs12,
8152 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
82f0dd4b 8153 case EXIT_REASON_APIC_WRITE:
608406e2
WV
8154 case EXIT_REASON_EOI_INDUCED:
8155 /* apic_write and eoi_induced should exit unconditionally. */
1d804d07 8156 return true;
644d711a 8157 case EXIT_REASON_EPT_VIOLATION:
2b1be677
NHE
8158 /*
8159 * L0 always deals with the EPT violation. If nested EPT is
8160 * used, and the nested mmu code discovers that the address is
8161 * missing in the guest EPT table (EPT12), the EPT violation
8162 * will be injected with nested_ept_inject_page_fault()
8163 */
1d804d07 8164 return false;
644d711a 8165 case EXIT_REASON_EPT_MISCONFIG:
2b1be677
NHE
8166 /*
8167 * L2 never uses directly L1's EPT, but rather L0's own EPT
8168 * table (shadow on EPT) or a merged EPT table that L0 built
8169 * (EPT on EPT). So any problems with the structure of the
8170 * table is L0's fault.
8171 */
1d804d07 8172 return false;
644d711a
NHE
8173 case EXIT_REASON_WBINVD:
8174 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8175 case EXIT_REASON_XSETBV:
1d804d07 8176 return true;
81dc01f7
WL
8177 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8178 /*
8179 * This should never happen, since it is not possible to
8180 * set XSS to a non-zero value---neither in L1 nor in L2.
8181 * If if it were, XSS would have to be checked against
8182 * the XSS exit bitmap in vmcs12.
8183 */
8184 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
55123e3c
WL
8185 case EXIT_REASON_PREEMPTION_TIMER:
8186 return false;
644d711a 8187 default:
1d804d07 8188 return true;
644d711a
NHE
8189 }
8190}
8191
586f9607
AK
8192static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8193{
8194 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8195 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8196}
8197
a3eaa864 8198static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
843e4330 8199{
a3eaa864
KH
8200 if (vmx->pml_pg) {
8201 __free_page(vmx->pml_pg);
8202 vmx->pml_pg = NULL;
8203 }
843e4330
KH
8204}
8205
54bf36aa 8206static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
843e4330 8207{
54bf36aa 8208 struct vcpu_vmx *vmx = to_vmx(vcpu);
843e4330
KH
8209 u64 *pml_buf;
8210 u16 pml_idx;
8211
8212 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8213
8214 /* Do nothing if PML buffer is empty */
8215 if (pml_idx == (PML_ENTITY_NUM - 1))
8216 return;
8217
8218 /* PML index always points to next available PML buffer entity */
8219 if (pml_idx >= PML_ENTITY_NUM)
8220 pml_idx = 0;
8221 else
8222 pml_idx++;
8223
8224 pml_buf = page_address(vmx->pml_pg);
8225 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8226 u64 gpa;
8227
8228 gpa = pml_buf[pml_idx];
8229 WARN_ON(gpa & (PAGE_SIZE - 1));
54bf36aa 8230 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
843e4330
KH
8231 }
8232
8233 /* reset PML index */
8234 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8235}
8236
8237/*
8238 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8239 * Called before reporting dirty_bitmap to userspace.
8240 */
8241static void kvm_flush_pml_buffers(struct kvm *kvm)
8242{
8243 int i;
8244 struct kvm_vcpu *vcpu;
8245 /*
8246 * We only need to kick vcpu out of guest mode here, as PML buffer
8247 * is flushed at beginning of all VMEXITs, and it's obvious that only
8248 * vcpus running in guest are possible to have unflushed GPAs in PML
8249 * buffer.
8250 */
8251 kvm_for_each_vcpu(i, vcpu, kvm)
8252 kvm_vcpu_kick(vcpu);
8253}
8254
4eb64dce
PB
8255static void vmx_dump_sel(char *name, uint32_t sel)
8256{
8257 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
96794e4e 8258 name, vmcs_read16(sel),
4eb64dce
PB
8259 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8260 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8261 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8262}
8263
8264static void vmx_dump_dtsel(char *name, uint32_t limit)
8265{
8266 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8267 name, vmcs_read32(limit),
8268 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8269}
8270
8271static void dump_vmcs(void)
8272{
8273 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8274 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8275 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8276 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8277 u32 secondary_exec_control = 0;
8278 unsigned long cr4 = vmcs_readl(GUEST_CR4);
f3531054 8279 u64 efer = vmcs_read64(GUEST_IA32_EFER);
4eb64dce
PB
8280 int i, n;
8281
8282 if (cpu_has_secondary_exec_ctrls())
8283 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8284
8285 pr_err("*** Guest State ***\n");
8286 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8287 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8288 vmcs_readl(CR0_GUEST_HOST_MASK));
8289 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8290 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8291 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8292 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8293 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8294 {
845c5b40
PB
8295 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8296 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8297 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8298 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
4eb64dce
PB
8299 }
8300 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8301 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8302 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8303 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8304 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8305 vmcs_readl(GUEST_SYSENTER_ESP),
8306 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8307 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8308 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8309 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8310 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8311 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8312 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8313 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8314 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8315 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8316 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8317 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8318 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
845c5b40
PB
8319 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8320 efer, vmcs_read64(GUEST_IA32_PAT));
8321 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8322 vmcs_read64(GUEST_IA32_DEBUGCTL),
4eb64dce
PB
8323 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8324 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
845c5b40
PB
8325 pr_err("PerfGlobCtl = 0x%016llx\n",
8326 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
4eb64dce 8327 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
845c5b40 8328 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
4eb64dce
PB
8329 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8330 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8331 vmcs_read32(GUEST_ACTIVITY_STATE));
8332 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8333 pr_err("InterruptStatus = %04x\n",
8334 vmcs_read16(GUEST_INTR_STATUS));
8335
8336 pr_err("*** Host State ***\n");
8337 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8338 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8339 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8340 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8341 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8342 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8343 vmcs_read16(HOST_TR_SELECTOR));
8344 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8345 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8346 vmcs_readl(HOST_TR_BASE));
8347 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8348 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8349 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8350 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8351 vmcs_readl(HOST_CR4));
8352 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8353 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8354 vmcs_read32(HOST_IA32_SYSENTER_CS),
8355 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8356 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
845c5b40
PB
8357 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8358 vmcs_read64(HOST_IA32_EFER),
8359 vmcs_read64(HOST_IA32_PAT));
4eb64dce 8360 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
845c5b40
PB
8361 pr_err("PerfGlobCtl = 0x%016llx\n",
8362 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
4eb64dce
PB
8363
8364 pr_err("*** Control State ***\n");
8365 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8366 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8367 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8368 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8369 vmcs_read32(EXCEPTION_BITMAP),
8370 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8371 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8372 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8373 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8374 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8375 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8376 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8377 vmcs_read32(VM_EXIT_INTR_INFO),
8378 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8379 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8380 pr_err(" reason=%08x qualification=%016lx\n",
8381 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8382 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8383 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8384 vmcs_read32(IDT_VECTORING_ERROR_CODE));
845c5b40 8385 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
8cfe9866 8386 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
845c5b40
PB
8387 pr_err("TSC Multiplier = 0x%016llx\n",
8388 vmcs_read64(TSC_MULTIPLIER));
4eb64dce
PB
8389 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8390 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8391 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8392 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8393 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
845c5b40 8394 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
4eb64dce
PB
8395 n = vmcs_read32(CR3_TARGET_COUNT);
8396 for (i = 0; i + 1 < n; i += 4)
8397 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8398 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8399 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8400 if (i < n)
8401 pr_err("CR3 target%u=%016lx\n",
8402 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8403 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8404 pr_err("PLE Gap=%08x Window=%08x\n",
8405 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8406 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8407 pr_err("Virtual processor ID = 0x%04x\n",
8408 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8409}
8410
6aa8b732
AK
8411/*
8412 * The guest has exited. See if we can fix it or if we need userspace
8413 * assistance.
8414 */
851ba692 8415static int vmx_handle_exit(struct kvm_vcpu *vcpu)
6aa8b732 8416{
29bd8a78 8417 struct vcpu_vmx *vmx = to_vmx(vcpu);
a0861c02 8418 u32 exit_reason = vmx->exit_reason;
1155f76a 8419 u32 vectoring_info = vmx->idt_vectoring_info;
29bd8a78 8420
8b89fe1f 8421 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
db1c056c 8422 vcpu->arch.gpa_available = false;
8b89fe1f 8423
843e4330
KH
8424 /*
8425 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8426 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8427 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8428 * mode as if vcpus is in root mode, the PML buffer must has been
8429 * flushed already.
8430 */
8431 if (enable_pml)
54bf36aa 8432 vmx_flush_pml_buffer(vcpu);
843e4330 8433
80ced186 8434 /* If guest state is invalid, start emulating */
14168786 8435 if (vmx->emulation_required)
80ced186 8436 return handle_invalid_guest_state(vcpu);
1d5a4d9b 8437
644d711a 8438 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
533558bc
JK
8439 nested_vmx_vmexit(vcpu, exit_reason,
8440 vmcs_read32(VM_EXIT_INTR_INFO),
8441 vmcs_readl(EXIT_QUALIFICATION));
644d711a
NHE
8442 return 1;
8443 }
8444
5120702e 8445 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
4eb64dce 8446 dump_vmcs();
5120702e
MG
8447 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8448 vcpu->run->fail_entry.hardware_entry_failure_reason
8449 = exit_reason;
8450 return 0;
8451 }
8452
29bd8a78 8453 if (unlikely(vmx->fail)) {
851ba692
AK
8454 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8455 vcpu->run->fail_entry.hardware_entry_failure_reason
29bd8a78
AK
8456 = vmcs_read32(VM_INSTRUCTION_ERROR);
8457 return 0;
8458 }
6aa8b732 8459
b9bf6882
XG
8460 /*
8461 * Note:
8462 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8463 * delivery event since it indicates guest is accessing MMIO.
8464 * The vm-exit can be triggered again after return to guest that
8465 * will cause infinite loop.
8466 */
d77c26fc 8467 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
1439442c 8468 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
60637aac 8469 exit_reason != EXIT_REASON_EPT_VIOLATION &&
b244c9fc 8470 exit_reason != EXIT_REASON_PML_FULL &&
b9bf6882
XG
8471 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8472 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8473 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8474 vcpu->run->internal.ndata = 2;
8475 vcpu->run->internal.data[0] = vectoring_info;
8476 vcpu->run->internal.data[1] = exit_reason;
8477 return 0;
8478 }
3b86cd99 8479
644d711a
NHE
8480 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8481 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
f5c4368f 8482 get_vmcs12(vcpu))))) {
c4282df9 8483 if (vmx_interrupt_allowed(vcpu)) {
3b86cd99 8484 vmx->soft_vnmi_blocked = 0;
3b86cd99 8485 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
4531220b 8486 vcpu->arch.nmi_pending) {
3b86cd99
JK
8487 /*
8488 * This CPU don't support us in finding the end of an
8489 * NMI-blocked window if the guest runs with IRQs
8490 * disabled. So we pull the trigger after 1 s of
8491 * futile waiting, but inform the user about this.
8492 */
8493 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8494 "state on VCPU %d after 1 s timeout\n",
8495 __func__, vcpu->vcpu_id);
8496 vmx->soft_vnmi_blocked = 0;
3b86cd99 8497 }
3b86cd99
JK
8498 }
8499
6aa8b732
AK
8500 if (exit_reason < kvm_vmx_max_exit_handlers
8501 && kvm_vmx_exit_handlers[exit_reason])
851ba692 8502 return kvm_vmx_exit_handlers[exit_reason](vcpu);
6aa8b732 8503 else {
2bc19dc3
MT
8504 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8505 kvm_queue_exception(vcpu, UD_VECTOR);
8506 return 1;
6aa8b732 8507 }
6aa8b732
AK
8508}
8509
95ba8273 8510static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
6e5d865c 8511{
a7c0b07d
WL
8512 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8513
8514 if (is_guest_mode(vcpu) &&
8515 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8516 return;
8517
95ba8273 8518 if (irr == -1 || tpr < irr) {
6e5d865c
YS
8519 vmcs_write32(TPR_THRESHOLD, 0);
8520 return;
8521 }
8522
95ba8273 8523 vmcs_write32(TPR_THRESHOLD, irr);
6e5d865c
YS
8524}
8525
8d14695f
YZ
8526static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8527{
8528 u32 sec_exec_control;
8529
dccbfcf5
RK
8530 /* Postpone execution until vmcs01 is the current VMCS. */
8531 if (is_guest_mode(vcpu)) {
8532 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8533 return;
8534 }
8535
f6e90f9e 8536 if (!cpu_has_vmx_virtualize_x2apic_mode())
8d14695f
YZ
8537 return;
8538
35754c98 8539 if (!cpu_need_tpr_shadow(vcpu))
8d14695f
YZ
8540 return;
8541
8542 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8543
8544 if (set) {
8545 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8546 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8547 } else {
8548 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8549 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8550 }
8551 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8552
8553 vmx_set_msr_bitmap(vcpu);
8554}
8555
38b99173
TC
8556static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8557{
8558 struct vcpu_vmx *vmx = to_vmx(vcpu);
8559
8560 /*
8561 * Currently we do not handle the nested case where L2 has an
8562 * APIC access page of its own; that page is still pinned.
8563 * Hence, we skip the case where the VCPU is in guest mode _and_
8564 * L1 prepared an APIC access page for L2.
8565 *
8566 * For the case where L1 and L2 share the same APIC access page
8567 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8568 * in the vmcs12), this function will only update either the vmcs01
8569 * or the vmcs02. If the former, the vmcs02 will be updated by
8570 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8571 * the next L2->L1 exit.
8572 */
8573 if (!is_guest_mode(vcpu) ||
4f2777bc 8574 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
38b99173
TC
8575 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8576 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8577}
8578
67c9dddc 8579static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
c7c9c56c
YZ
8580{
8581 u16 status;
8582 u8 old;
8583
67c9dddc
PB
8584 if (max_isr == -1)
8585 max_isr = 0;
c7c9c56c
YZ
8586
8587 status = vmcs_read16(GUEST_INTR_STATUS);
8588 old = status >> 8;
67c9dddc 8589 if (max_isr != old) {
c7c9c56c 8590 status &= 0xff;
67c9dddc 8591 status |= max_isr << 8;
c7c9c56c
YZ
8592 vmcs_write16(GUEST_INTR_STATUS, status);
8593 }
8594}
8595
8596static void vmx_set_rvi(int vector)
8597{
8598 u16 status;
8599 u8 old;
8600
4114c27d
WW
8601 if (vector == -1)
8602 vector = 0;
8603
c7c9c56c
YZ
8604 status = vmcs_read16(GUEST_INTR_STATUS);
8605 old = (u8)status & 0xff;
8606 if ((u8)vector != old) {
8607 status &= ~0xff;
8608 status |= (u8)vector;
8609 vmcs_write16(GUEST_INTR_STATUS, status);
8610 }
8611}
8612
8613static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8614{
4114c27d
WW
8615 if (!is_guest_mode(vcpu)) {
8616 vmx_set_rvi(max_irr);
8617 return;
8618 }
8619
c7c9c56c
YZ
8620 if (max_irr == -1)
8621 return;
8622
963fee16 8623 /*
4114c27d
WW
8624 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8625 * handles it.
963fee16 8626 */
4114c27d 8627 if (nested_exit_on_intr(vcpu))
963fee16
WL
8628 return;
8629
963fee16 8630 /*
4114c27d 8631 * Else, fall back to pre-APICv interrupt injection since L2
963fee16
WL
8632 * is run without virtual interrupt delivery.
8633 */
8634 if (!kvm_event_needs_reinjection(vcpu) &&
8635 vmx_interrupt_allowed(vcpu)) {
8636 kvm_queue_interrupt(vcpu, max_irr, false);
8637 vmx_inject_irq(vcpu);
8638 }
c7c9c56c
YZ
8639}
8640
76dfafd5 8641static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
810e6def
PB
8642{
8643 struct vcpu_vmx *vmx = to_vmx(vcpu);
76dfafd5 8644 int max_irr;
810e6def 8645
76dfafd5
PB
8646 WARN_ON(!vcpu->arch.apicv_active);
8647 if (pi_test_on(&vmx->pi_desc)) {
8648 pi_clear_on(&vmx->pi_desc);
8649 /*
8650 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8651 * But on x86 this is just a compiler barrier anyway.
8652 */
8653 smp_mb__after_atomic();
8654 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8655 } else {
8656 max_irr = kvm_lapic_find_highest_irr(vcpu);
8657 }
8658 vmx_hwapic_irr_update(vcpu, max_irr);
8659 return max_irr;
810e6def
PB
8660}
8661
6308630b 8662static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
c7c9c56c 8663{
d62caabb 8664 if (!kvm_vcpu_apicv_active(vcpu))
3d81bc7e
YZ
8665 return;
8666
c7c9c56c
YZ
8667 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8668 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8669 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8670 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8671}
8672
967235d3
PB
8673static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8674{
8675 struct vcpu_vmx *vmx = to_vmx(vcpu);
8676
8677 pi_clear_on(&vmx->pi_desc);
8678 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8679}
8680
51aa01d1 8681static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
cf393f75 8682{
00eba012
AK
8683 u32 exit_intr_info;
8684
8685 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8686 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8687 return;
8688
c5ca8e57 8689 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
00eba012 8690 exit_intr_info = vmx->exit_intr_info;
a0861c02
AK
8691
8692 /* Handle machine checks before interrupts are enabled */
00eba012 8693 if (is_machine_check(exit_intr_info))
a0861c02
AK
8694 kvm_machine_check();
8695
20f65983 8696 /* We need to handle NMIs before interrupts are enabled */
ef85b673 8697 if (is_nmi(exit_intr_info)) {
ff9d07a0 8698 kvm_before_handle_nmi(&vmx->vcpu);
20f65983 8699 asm("int $2");
ff9d07a0
ZY
8700 kvm_after_handle_nmi(&vmx->vcpu);
8701 }
51aa01d1 8702}
20f65983 8703
a547c6db
YZ
8704static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8705{
8706 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
3f62de5f 8707 register void *__sp asm(_ASM_SP);
a547c6db 8708
a547c6db
YZ
8709 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8710 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8711 unsigned int vector;
8712 unsigned long entry;
8713 gate_desc *desc;
8714 struct vcpu_vmx *vmx = to_vmx(vcpu);
8715#ifdef CONFIG_X86_64
8716 unsigned long tmp;
8717#endif
8718
8719 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8720 desc = (gate_desc *)vmx->host_idt_base + vector;
8721 entry = gate_offset(*desc);
8722 asm volatile(
8723#ifdef CONFIG_X86_64
8724 "mov %%" _ASM_SP ", %[sp]\n\t"
8725 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8726 "push $%c[ss]\n\t"
8727 "push %[sp]\n\t"
8728#endif
8729 "pushf\n\t"
a547c6db
YZ
8730 __ASM_SIZE(push) " $%c[cs]\n\t"
8731 "call *%[entry]\n\t"
8732 :
8733#ifdef CONFIG_X86_64
3f62de5f 8734 [sp]"=&r"(tmp),
a547c6db 8735#endif
3f62de5f 8736 "+r"(__sp)
a547c6db
YZ
8737 :
8738 [entry]"r"(entry),
8739 [ss]"i"(__KERNEL_DS),
8740 [cs]"i"(__KERNEL_CS)
8741 );
f2485b3e 8742 }
a547c6db
YZ
8743}
8744
6d396b55
PB
8745static bool vmx_has_high_real_mode_segbase(void)
8746{
8747 return enable_unrestricted_guest || emulate_invalid_guest_state;
8748}
8749
da8999d3
LJ
8750static bool vmx_mpx_supported(void)
8751{
8752 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8753 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8754}
8755
55412b2e
WL
8756static bool vmx_xsaves_supported(void)
8757{
8758 return vmcs_config.cpu_based_2nd_exec_ctrl &
8759 SECONDARY_EXEC_XSAVES;
8760}
8761
51aa01d1
AK
8762static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8763{
c5ca8e57 8764 u32 exit_intr_info;
51aa01d1
AK
8765 bool unblock_nmi;
8766 u8 vector;
8767 bool idtv_info_valid;
8768
8769 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
20f65983 8770
cf393f75 8771 if (cpu_has_virtual_nmis()) {
9d58b931
AK
8772 if (vmx->nmi_known_unmasked)
8773 return;
c5ca8e57
AK
8774 /*
8775 * Can't use vmx->exit_intr_info since we're not sure what
8776 * the exit reason is.
8777 */
8778 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
cf393f75
AK
8779 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8780 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8781 /*
7b4a25cb 8782 * SDM 3: 27.7.1.2 (September 2008)
cf393f75
AK
8783 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8784 * a guest IRET fault.
7b4a25cb
GN
8785 * SDM 3: 23.2.2 (September 2008)
8786 * Bit 12 is undefined in any of the following cases:
8787 * If the VM exit sets the valid bit in the IDT-vectoring
8788 * information field.
8789 * If the VM exit is due to a double fault.
cf393f75 8790 */
7b4a25cb
GN
8791 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8792 vector != DF_VECTOR && !idtv_info_valid)
cf393f75
AK
8793 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8794 GUEST_INTR_STATE_NMI);
9d58b931
AK
8795 else
8796 vmx->nmi_known_unmasked =
8797 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8798 & GUEST_INTR_STATE_NMI);
3b86cd99
JK
8799 } else if (unlikely(vmx->soft_vnmi_blocked))
8800 vmx->vnmi_blocked_time +=
8801 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
51aa01d1
AK
8802}
8803
3ab66e8a 8804static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
83422e17
AK
8805 u32 idt_vectoring_info,
8806 int instr_len_field,
8807 int error_code_field)
51aa01d1 8808{
51aa01d1
AK
8809 u8 vector;
8810 int type;
8811 bool idtv_info_valid;
8812
8813 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
668f612f 8814
3ab66e8a
JK
8815 vcpu->arch.nmi_injected = false;
8816 kvm_clear_exception_queue(vcpu);
8817 kvm_clear_interrupt_queue(vcpu);
37b96e98
GN
8818
8819 if (!idtv_info_valid)
8820 return;
8821
3ab66e8a 8822 kvm_make_request(KVM_REQ_EVENT, vcpu);
3842d135 8823
668f612f
AK
8824 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8825 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
37b96e98 8826
64a7ec06 8827 switch (type) {
37b96e98 8828 case INTR_TYPE_NMI_INTR:
3ab66e8a 8829 vcpu->arch.nmi_injected = true;
668f612f 8830 /*
7b4a25cb 8831 * SDM 3: 27.7.1.2 (September 2008)
37b96e98
GN
8832 * Clear bit "block by NMI" before VM entry if a NMI
8833 * delivery faulted.
668f612f 8834 */
3ab66e8a 8835 vmx_set_nmi_mask(vcpu, false);
37b96e98 8836 break;
37b96e98 8837 case INTR_TYPE_SOFT_EXCEPTION:
3ab66e8a 8838 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
66fd3f7f
GN
8839 /* fall through */
8840 case INTR_TYPE_HARD_EXCEPTION:
35920a35 8841 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
83422e17 8842 u32 err = vmcs_read32(error_code_field);
851eb667 8843 kvm_requeue_exception_e(vcpu, vector, err);
35920a35 8844 } else
851eb667 8845 kvm_requeue_exception(vcpu, vector);
37b96e98 8846 break;
66fd3f7f 8847 case INTR_TYPE_SOFT_INTR:
3ab66e8a 8848 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
66fd3f7f 8849 /* fall through */
37b96e98 8850 case INTR_TYPE_EXT_INTR:
3ab66e8a 8851 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
37b96e98
GN
8852 break;
8853 default:
8854 break;
f7d9238f 8855 }
cf393f75
AK
8856}
8857
83422e17
AK
8858static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8859{
3ab66e8a 8860 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
83422e17
AK
8861 VM_EXIT_INSTRUCTION_LEN,
8862 IDT_VECTORING_ERROR_CODE);
8863}
8864
b463a6f7
AK
8865static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8866{
3ab66e8a 8867 __vmx_complete_interrupts(vcpu,
b463a6f7
AK
8868 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8869 VM_ENTRY_INSTRUCTION_LEN,
8870 VM_ENTRY_EXCEPTION_ERROR_CODE);
8871
8872 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8873}
8874
d7cd9796
GN
8875static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8876{
8877 int i, nr_msrs;
8878 struct perf_guest_switch_msr *msrs;
8879
8880 msrs = perf_guest_get_msrs(&nr_msrs);
8881
8882 if (!msrs)
8883 return;
8884
8885 for (i = 0; i < nr_msrs; i++)
8886 if (msrs[i].host == msrs[i].guest)
8887 clear_atomic_switch_msr(vmx, msrs[i].msr);
8888 else
8889 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8890 msrs[i].host);
8891}
8892
33365e7a 8893static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
64672c95
YJ
8894{
8895 struct vcpu_vmx *vmx = to_vmx(vcpu);
8896 u64 tscl;
8897 u32 delta_tsc;
8898
8899 if (vmx->hv_deadline_tsc == -1)
8900 return;
8901
8902 tscl = rdtsc();
8903 if (vmx->hv_deadline_tsc > tscl)
8904 /* sure to be 32 bit only because checked on set_hv_timer */
8905 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8906 cpu_preemption_timer_multi);
8907 else
8908 delta_tsc = 0;
8909
8910 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8911}
8912
a3b5ba49 8913static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
6aa8b732 8914{
a2fa3e9f 8915 struct vcpu_vmx *vmx = to_vmx(vcpu);
d974baa3 8916 unsigned long debugctlmsr, cr4;
104f226b
AK
8917
8918 /* Record the guest's net vcpu time for enforced NMI injections. */
8919 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8920 vmx->entry_time = ktime_get();
8921
8922 /* Don't enter VMX if guest state is invalid, let the exit handler
8923 start emulation until we arrive back to a valid state */
14168786 8924 if (vmx->emulation_required)
104f226b
AK
8925 return;
8926
a7653ecd
RK
8927 if (vmx->ple_window_dirty) {
8928 vmx->ple_window_dirty = false;
8929 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8930 }
8931
012f83cb
AG
8932 if (vmx->nested.sync_shadow_vmcs) {
8933 copy_vmcs12_to_shadow(vmx);
8934 vmx->nested.sync_shadow_vmcs = false;
8935 }
8936
104f226b
AK
8937 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8938 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8939 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8940 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8941
1e02ce4c 8942 cr4 = cr4_read_shadow();
d974baa3
AL
8943 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8944 vmcs_writel(HOST_CR4, cr4);
8945 vmx->host_state.vmcs_host_cr4 = cr4;
8946 }
8947
104f226b
AK
8948 /* When single-stepping over STI and MOV SS, we must clear the
8949 * corresponding interruptibility bits in the guest state. Otherwise
8950 * vmentry fails as it then expects bit 14 (BS) in pending debug
8951 * exceptions being set, but that's not correct for the guest debugging
8952 * case. */
8953 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8954 vmx_set_interrupt_shadow(vcpu, 0);
8955
1be0e61c
XG
8956 if (vmx->guest_pkru_valid)
8957 __write_pkru(vmx->guest_pkru);
8958
d7cd9796 8959 atomic_switch_perf_msrs(vmx);
2a7921b7 8960 debugctlmsr = get_debugctlmsr();
d7cd9796 8961
64672c95
YJ
8962 vmx_arm_hv_timer(vcpu);
8963
d462b819 8964 vmx->__launched = vmx->loaded_vmcs->launched;
104f226b 8965 asm(
6aa8b732 8966 /* Store host registers */
b188c81f
AK
8967 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8968 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8969 "push %%" _ASM_CX " \n\t"
8970 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
313dbd49 8971 "je 1f \n\t"
b188c81f 8972 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
4ecac3fd 8973 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
313dbd49 8974 "1: \n\t"
d3edefc0 8975 /* Reload cr2 if changed */
b188c81f
AK
8976 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8977 "mov %%cr2, %%" _ASM_DX " \n\t"
8978 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
d3edefc0 8979 "je 2f \n\t"
b188c81f 8980 "mov %%" _ASM_AX", %%cr2 \n\t"
d3edefc0 8981 "2: \n\t"
6aa8b732 8982 /* Check if vmlaunch of vmresume is needed */
e08aa78a 8983 "cmpl $0, %c[launched](%0) \n\t"
6aa8b732 8984 /* Load guest registers. Don't clobber flags. */
b188c81f
AK
8985 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8986 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8987 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8988 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8989 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8990 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
05b3e0c2 8991#ifdef CONFIG_X86_64
e08aa78a
AK
8992 "mov %c[r8](%0), %%r8 \n\t"
8993 "mov %c[r9](%0), %%r9 \n\t"
8994 "mov %c[r10](%0), %%r10 \n\t"
8995 "mov %c[r11](%0), %%r11 \n\t"
8996 "mov %c[r12](%0), %%r12 \n\t"
8997 "mov %c[r13](%0), %%r13 \n\t"
8998 "mov %c[r14](%0), %%r14 \n\t"
8999 "mov %c[r15](%0), %%r15 \n\t"
6aa8b732 9000#endif
b188c81f 9001 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
c801949d 9002
6aa8b732 9003 /* Enter guest mode */
83287ea4 9004 "jne 1f \n\t"
4ecac3fd 9005 __ex(ASM_VMX_VMLAUNCH) "\n\t"
83287ea4
AK
9006 "jmp 2f \n\t"
9007 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9008 "2: "
6aa8b732 9009 /* Save guest registers, load host registers, keep flags */
b188c81f 9010 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
40712fae 9011 "pop %0 \n\t"
b188c81f
AK
9012 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9013 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9014 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9015 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9016 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9017 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9018 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
05b3e0c2 9019#ifdef CONFIG_X86_64
e08aa78a
AK
9020 "mov %%r8, %c[r8](%0) \n\t"
9021 "mov %%r9, %c[r9](%0) \n\t"
9022 "mov %%r10, %c[r10](%0) \n\t"
9023 "mov %%r11, %c[r11](%0) \n\t"
9024 "mov %%r12, %c[r12](%0) \n\t"
9025 "mov %%r13, %c[r13](%0) \n\t"
9026 "mov %%r14, %c[r14](%0) \n\t"
9027 "mov %%r15, %c[r15](%0) \n\t"
6aa8b732 9028#endif
b188c81f
AK
9029 "mov %%cr2, %%" _ASM_AX " \n\t"
9030 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
c801949d 9031
b188c81f 9032 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
e08aa78a 9033 "setbe %c[fail](%0) \n\t"
83287ea4
AK
9034 ".pushsection .rodata \n\t"
9035 ".global vmx_return \n\t"
9036 "vmx_return: " _ASM_PTR " 2b \n\t"
9037 ".popsection"
e08aa78a 9038 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
d462b819 9039 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
e08aa78a 9040 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
313dbd49 9041 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
ad312c7c
ZX
9042 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9043 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9044 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9045 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9046 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9047 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9048 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
05b3e0c2 9049#ifdef CONFIG_X86_64
ad312c7c
ZX
9050 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9051 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9052 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9053 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9054 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9055 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9056 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9057 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
6aa8b732 9058#endif
40712fae
AK
9059 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9060 [wordsize]"i"(sizeof(ulong))
c2036300
LV
9061 : "cc", "memory"
9062#ifdef CONFIG_X86_64
b188c81f 9063 , "rax", "rbx", "rdi", "rsi"
c2036300 9064 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
b188c81f
AK
9065#else
9066 , "eax", "ebx", "edi", "esi"
c2036300
LV
9067#endif
9068 );
6aa8b732 9069
2a7921b7
GN
9070 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9071 if (debugctlmsr)
9072 update_debugctlmsr(debugctlmsr);
9073
aa67f609
AK
9074#ifndef CONFIG_X86_64
9075 /*
9076 * The sysexit path does not restore ds/es, so we must set them to
9077 * a reasonable value ourselves.
9078 *
9079 * We can't defer this to vmx_load_host_state() since that function
9080 * may be executed in interrupt context, which saves and restore segments
9081 * around it, nullifying its effect.
9082 */
9083 loadsegment(ds, __USER_DS);
9084 loadsegment(es, __USER_DS);
9085#endif
9086
6de4f3ad 9087 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
6de12732 9088 | (1 << VCPU_EXREG_RFLAGS)
aff48baa 9089 | (1 << VCPU_EXREG_PDPTR)
2fb92db1 9090 | (1 << VCPU_EXREG_SEGMENTS)
aff48baa 9091 | (1 << VCPU_EXREG_CR3));
5fdbf976
MT
9092 vcpu->arch.regs_dirty = 0;
9093
1155f76a
AK
9094 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9095
d462b819 9096 vmx->loaded_vmcs->launched = 1;
1b6269db 9097
51aa01d1 9098 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
51aa01d1 9099
1be0e61c
XG
9100 /*
9101 * eager fpu is enabled if PKEY is supported and CR4 is switched
9102 * back on host, so it is safe to read guest PKRU from current
9103 * XSAVE.
9104 */
9105 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9106 vmx->guest_pkru = __read_pkru();
9107 if (vmx->guest_pkru != vmx->host_pkru) {
9108 vmx->guest_pkru_valid = true;
9109 __write_pkru(vmx->host_pkru);
9110 } else
9111 vmx->guest_pkru_valid = false;
9112 }
9113
e0b890d3
GN
9114 /*
9115 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9116 * we did not inject a still-pending event to L1 now because of
9117 * nested_run_pending, we need to re-enable this bit.
9118 */
9119 if (vmx->nested.nested_run_pending)
9120 kvm_make_request(KVM_REQ_EVENT, vcpu);
9121
9122 vmx->nested.nested_run_pending = 0;
9123
51aa01d1
AK
9124 vmx_complete_atomic_exit(vmx);
9125 vmx_recover_nmi_blocking(vmx);
cf393f75 9126 vmx_complete_interrupts(vmx);
6aa8b732
AK
9127}
9128
4fa7734c
PB
9129static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
9130{
9131 struct vcpu_vmx *vmx = to_vmx(vcpu);
9132 int cpu;
9133
9134 if (vmx->loaded_vmcs == &vmx->vmcs01)
9135 return;
9136
9137 cpu = get_cpu();
9138 vmx->loaded_vmcs = &vmx->vmcs01;
9139 vmx_vcpu_put(vcpu);
9140 vmx_vcpu_load(vcpu, cpu);
9141 vcpu->cpu = cpu;
9142 put_cpu();
9143}
9144
2f1fe811
JM
9145/*
9146 * Ensure that the current vmcs of the logical processor is the
9147 * vmcs01 of the vcpu before calling free_nested().
9148 */
9149static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9150{
9151 struct vcpu_vmx *vmx = to_vmx(vcpu);
9152 int r;
9153
9154 r = vcpu_load(vcpu);
9155 BUG_ON(r);
9156 vmx_load_vmcs01(vcpu);
9157 free_nested(vmx);
9158 vcpu_put(vcpu);
9159}
9160
6aa8b732
AK
9161static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9162{
fb3f0f51
RR
9163 struct vcpu_vmx *vmx = to_vmx(vcpu);
9164
843e4330 9165 if (enable_pml)
a3eaa864 9166 vmx_destroy_pml_buffer(vmx);
991e7a0e 9167 free_vpid(vmx->vpid);
4fa7734c 9168 leave_guest_mode(vcpu);
2f1fe811 9169 vmx_free_vcpu_nested(vcpu);
4fa7734c 9170 free_loaded_vmcs(vmx->loaded_vmcs);
fb3f0f51
RR
9171 kfree(vmx->guest_msrs);
9172 kvm_vcpu_uninit(vcpu);
a4770347 9173 kmem_cache_free(kvm_vcpu_cache, vmx);
6aa8b732
AK
9174}
9175
fb3f0f51 9176static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 9177{
fb3f0f51 9178 int err;
c16f862d 9179 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
15ad7146 9180 int cpu;
6aa8b732 9181
a2fa3e9f 9182 if (!vmx)
fb3f0f51
RR
9183 return ERR_PTR(-ENOMEM);
9184
991e7a0e 9185 vmx->vpid = allocate_vpid();
2384d2b3 9186
fb3f0f51
RR
9187 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9188 if (err)
9189 goto free_vcpu;
965b58a5 9190
4e59516a
PF
9191 err = -ENOMEM;
9192
9193 /*
9194 * If PML is turned on, failure on enabling PML just results in failure
9195 * of creating the vcpu, therefore we can simplify PML logic (by
9196 * avoiding dealing with cases, such as enabling PML partially on vcpus
9197 * for the guest, etc.
9198 */
9199 if (enable_pml) {
9200 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9201 if (!vmx->pml_pg)
9202 goto uninit_vcpu;
9203 }
9204
a2fa3e9f 9205 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
03916db9
PB
9206 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9207 > PAGE_SIZE);
0123be42 9208
4e59516a
PF
9209 if (!vmx->guest_msrs)
9210 goto free_pml;
965b58a5 9211
d462b819
NHE
9212 vmx->loaded_vmcs = &vmx->vmcs01;
9213 vmx->loaded_vmcs->vmcs = alloc_vmcs();
355f4fb1 9214 vmx->loaded_vmcs->shadow_vmcs = NULL;
d462b819 9215 if (!vmx->loaded_vmcs->vmcs)
fb3f0f51 9216 goto free_msrs;
d462b819
NHE
9217 if (!vmm_exclusive)
9218 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9219 loaded_vmcs_init(vmx->loaded_vmcs);
9220 if (!vmm_exclusive)
9221 kvm_cpu_vmxoff();
a2fa3e9f 9222
15ad7146
AK
9223 cpu = get_cpu();
9224 vmx_vcpu_load(&vmx->vcpu, cpu);
e48672fa 9225 vmx->vcpu.cpu = cpu;
8b9cf98c 9226 err = vmx_vcpu_setup(vmx);
fb3f0f51 9227 vmx_vcpu_put(&vmx->vcpu);
15ad7146 9228 put_cpu();
fb3f0f51
RR
9229 if (err)
9230 goto free_vmcs;
35754c98 9231 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
be6d05cf
JK
9232 err = alloc_apic_access_page(kvm);
9233 if (err)
5e4a0b3c 9234 goto free_vmcs;
a63cb560 9235 }
fb3f0f51 9236
b927a3ce
SY
9237 if (enable_ept) {
9238 if (!kvm->arch.ept_identity_map_addr)
9239 kvm->arch.ept_identity_map_addr =
9240 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
f51770ed
TC
9241 err = init_rmode_identity_map(kvm);
9242 if (err)
93ea5388 9243 goto free_vmcs;
b927a3ce 9244 }
b7ebfb05 9245
5c614b35 9246 if (nested) {
b9c237bb 9247 nested_vmx_setup_ctls_msrs(vmx);
5c614b35
WL
9248 vmx->nested.vpid02 = allocate_vpid();
9249 }
b9c237bb 9250
705699a1 9251 vmx->nested.posted_intr_nv = -1;
a9d30f33
NHE
9252 vmx->nested.current_vmptr = -1ull;
9253 vmx->nested.current_vmcs12 = NULL;
9254
37e4c997
HZ
9255 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9256
fb3f0f51
RR
9257 return &vmx->vcpu;
9258
9259free_vmcs:
5c614b35 9260 free_vpid(vmx->nested.vpid02);
5f3fbc34 9261 free_loaded_vmcs(vmx->loaded_vmcs);
fb3f0f51 9262free_msrs:
fb3f0f51 9263 kfree(vmx->guest_msrs);
4e59516a
PF
9264free_pml:
9265 vmx_destroy_pml_buffer(vmx);
fb3f0f51
RR
9266uninit_vcpu:
9267 kvm_vcpu_uninit(&vmx->vcpu);
9268free_vcpu:
991e7a0e 9269 free_vpid(vmx->vpid);
a4770347 9270 kmem_cache_free(kvm_vcpu_cache, vmx);
fb3f0f51 9271 return ERR_PTR(err);
6aa8b732
AK
9272}
9273
002c7f7c
YS
9274static void __init vmx_check_processor_compat(void *rtn)
9275{
9276 struct vmcs_config vmcs_conf;
9277
9278 *(int *)rtn = 0;
9279 if (setup_vmcs_config(&vmcs_conf) < 0)
9280 *(int *)rtn = -EIO;
9281 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9282 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9283 smp_processor_id());
9284 *(int *)rtn = -EIO;
9285 }
9286}
9287
67253af5
SY
9288static int get_ept_level(void)
9289{
9290 return VMX_EPT_DEFAULT_GAW + 1;
9291}
9292
4b12f0de 9293static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
64d4d521 9294{
b18d5431
XG
9295 u8 cache;
9296 u64 ipat = 0;
4b12f0de 9297
522c68c4 9298 /* For VT-d and EPT combination
606decd6 9299 * 1. MMIO: always map as UC
522c68c4
SY
9300 * 2. EPT with VT-d:
9301 * a. VT-d without snooping control feature: can't guarantee the
606decd6 9302 * result, try to trust guest.
522c68c4
SY
9303 * b. VT-d with snooping control feature: snooping control feature of
9304 * VT-d engine can guarantee the cache correctness. Just set it
9305 * to WB to keep consistent with host. So the same as item 3.
a19a6d11 9306 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
522c68c4
SY
9307 * consistent with host MTRR
9308 */
606decd6
PB
9309 if (is_mmio) {
9310 cache = MTRR_TYPE_UNCACHABLE;
9311 goto exit;
9312 }
9313
9314 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
b18d5431
XG
9315 ipat = VMX_EPT_IPAT_BIT;
9316 cache = MTRR_TYPE_WRBACK;
9317 goto exit;
9318 }
9319
9320 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9321 ipat = VMX_EPT_IPAT_BIT;
0da029ed 9322 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
fb279950
XG
9323 cache = MTRR_TYPE_WRBACK;
9324 else
9325 cache = MTRR_TYPE_UNCACHABLE;
b18d5431
XG
9326 goto exit;
9327 }
9328
ff53604b 9329 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
b18d5431
XG
9330
9331exit:
9332 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
64d4d521
SY
9333}
9334
17cc3935 9335static int vmx_get_lpage_level(void)
344f414f 9336{
878403b7
SY
9337 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9338 return PT_DIRECTORY_LEVEL;
9339 else
9340 /* For shadow and EPT supported 1GB page */
9341 return PT_PDPE_LEVEL;
344f414f
JR
9342}
9343
feda805f
XG
9344static void vmcs_set_secondary_exec_control(u32 new_ctl)
9345{
9346 /*
9347 * These bits in the secondary execution controls field
9348 * are dynamic, the others are mostly based on the hypervisor
9349 * architecture and the guest's CPUID. Do not touch the
9350 * dynamic bits.
9351 */
9352 u32 mask =
9353 SECONDARY_EXEC_SHADOW_VMCS |
9354 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9355 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9356
9357 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9358
9359 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9360 (new_ctl & ~mask) | (cur_ctl & mask));
9361}
9362
8322ebbb
DM
9363/*
9364 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9365 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9366 */
9367static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9368{
9369 struct vcpu_vmx *vmx = to_vmx(vcpu);
9370 struct kvm_cpuid_entry2 *entry;
9371
9372 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9373 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9374
9375#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9376 if (entry && (entry->_reg & (_cpuid_mask))) \
9377 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9378} while (0)
9379
9380 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9381 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9382 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9383 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9384 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9385 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9386 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9387 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9388 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9389 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9390 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9391 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9392 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9393 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9394 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9395
9396 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9397 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9398 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9399 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9400 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9401 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9402 cr4_fixed1_update(bit(11), ecx, bit(2));
9403
9404#undef cr4_fixed1_update
9405}
9406
0e851880
SY
9407static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9408{
4e47c7a6
SY
9409 struct kvm_cpuid_entry2 *best;
9410 struct vcpu_vmx *vmx = to_vmx(vcpu);
feda805f 9411 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
4e47c7a6 9412
4e47c7a6 9413 if (vmx_rdtscp_supported()) {
1cea0ce6
XG
9414 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9415 if (!rdtscp_enabled)
feda805f 9416 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
f36201e5 9417
8b97265a 9418 if (nested) {
1cea0ce6 9419 if (rdtscp_enabled)
8b97265a
PB
9420 vmx->nested.nested_vmx_secondary_ctls_high |=
9421 SECONDARY_EXEC_RDTSCP;
9422 else
9423 vmx->nested.nested_vmx_secondary_ctls_high &=
9424 ~SECONDARY_EXEC_RDTSCP;
9425 }
4e47c7a6 9426 }
ad756a16 9427
ad756a16
MJ
9428 /* Exposing INVPCID only when PCID is exposed */
9429 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9430 if (vmx_invpcid_supported() &&
29541bb8
XG
9431 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9432 !guest_cpuid_has_pcid(vcpu))) {
feda805f 9433 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
29541bb8 9434
ad756a16 9435 if (best)
4f977045 9436 best->ebx &= ~bit(X86_FEATURE_INVPCID);
ad756a16 9437 }
8b3e34e4 9438
45bdbcfd
HH
9439 if (cpu_has_secondary_exec_ctrls())
9440 vmcs_set_secondary_exec_control(secondary_exec_ctl);
feda805f 9441
37e4c997
HZ
9442 if (nested_vmx_allowed(vcpu))
9443 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9444 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9445 else
9446 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9447 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
8322ebbb
DM
9448
9449 if (nested_vmx_allowed(vcpu))
9450 nested_vmx_cr_fixed1_bits_update(vcpu);
0e851880
SY
9451}
9452
d4330ef2
JR
9453static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9454{
7b8050f5
NHE
9455 if (func == 1 && nested)
9456 entry->ecx |= bit(X86_FEATURE_VMX);
d4330ef2
JR
9457}
9458
25d92081
YZ
9459static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9460 struct x86_exception *fault)
9461{
533558bc
JK
9462 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9463 u32 exit_reason;
25d92081
YZ
9464
9465 if (fault->error_code & PFERR_RSVD_MASK)
533558bc 9466 exit_reason = EXIT_REASON_EPT_MISCONFIG;
25d92081 9467 else
533558bc
JK
9468 exit_reason = EXIT_REASON_EPT_VIOLATION;
9469 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
25d92081
YZ
9470 vmcs12->guest_physical_address = fault->address;
9471}
9472
155a97a3
NHE
9473/* Callbacks for nested_ept_init_mmu_context: */
9474
9475static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9476{
9477 /* return the page table to be shadowed - in our case, EPT12 */
9478 return get_vmcs12(vcpu)->ept_pointer;
9479}
9480
8a3c1a33 9481static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
155a97a3 9482{
ad896af0
PB
9483 WARN_ON(mmu_is_nested(vcpu));
9484 kvm_init_shadow_ept_mmu(vcpu,
b9c237bb
WV
9485 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9486 VMX_EPT_EXECUTE_ONLY_BIT);
155a97a3
NHE
9487 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9488 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9489 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9490
9491 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
155a97a3
NHE
9492}
9493
9494static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9495{
9496 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9497}
9498
19d5f10b
EK
9499static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9500 u16 error_code)
9501{
9502 bool inequality, bit;
9503
9504 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9505 inequality =
9506 (error_code & vmcs12->page_fault_error_code_mask) !=
9507 vmcs12->page_fault_error_code_match;
9508 return inequality ^ bit;
9509}
9510
feaf0c7d
GN
9511static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9512 struct x86_exception *fault)
9513{
9514 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9515
9516 WARN_ON(!is_guest_mode(vcpu));
9517
19d5f10b 9518 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
533558bc
JK
9519 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9520 vmcs_read32(VM_EXIT_INTR_INFO),
9521 vmcs_readl(EXIT_QUALIFICATION));
feaf0c7d
GN
9522 else
9523 kvm_inject_page_fault(vcpu, fault);
9524}
9525
6beb7bd5
JM
9526static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9527 struct vmcs12 *vmcs12);
9528
9529static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
a2bcba50
WL
9530 struct vmcs12 *vmcs12)
9531{
9532 struct vcpu_vmx *vmx = to_vmx(vcpu);
6beb7bd5 9533 u64 hpa;
a2bcba50
WL
9534
9535 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
a2bcba50
WL
9536 /*
9537 * Translate L1 physical address to host physical
9538 * address for vmcs02. Keep the page pinned, so this
9539 * physical address remains valid. We keep a reference
9540 * to it so we can release it later.
9541 */
9542 if (vmx->nested.apic_access_page) /* shouldn't happen */
9543 nested_release_page(vmx->nested.apic_access_page);
9544 vmx->nested.apic_access_page =
9545 nested_get_page(vcpu, vmcs12->apic_access_addr);
6beb7bd5
JM
9546 /*
9547 * If translation failed, no matter: This feature asks
9548 * to exit when accessing the given address, and if it
9549 * can never be accessed, this feature won't do
9550 * anything anyway.
9551 */
9552 if (vmx->nested.apic_access_page) {
9553 hpa = page_to_phys(vmx->nested.apic_access_page);
9554 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9555 } else {
9556 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9557 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9558 }
9559 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9560 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9561 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9562 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9563 kvm_vcpu_reload_apic_access_page(vcpu);
a2bcba50 9564 }
a7c0b07d
WL
9565
9566 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
a7c0b07d
WL
9567 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9568 nested_release_page(vmx->nested.virtual_apic_page);
9569 vmx->nested.virtual_apic_page =
9570 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9571
9572 /*
6beb7bd5
JM
9573 * If translation failed, VM entry will fail because
9574 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9575 * Failing the vm entry is _not_ what the processor
9576 * does but it's basically the only possibility we
9577 * have. We could still enter the guest if CR8 load
9578 * exits are enabled, CR8 store exits are enabled, and
9579 * virtualize APIC access is disabled; in this case
9580 * the processor would never use the TPR shadow and we
9581 * could simply clear the bit from the execution
9582 * control. But such a configuration is useless, so
9583 * let's keep the code simple.
a7c0b07d 9584 */
6beb7bd5
JM
9585 if (vmx->nested.virtual_apic_page) {
9586 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9587 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9588 }
a7c0b07d
WL
9589 }
9590
705699a1 9591 if (nested_cpu_has_posted_intr(vmcs12)) {
705699a1
WV
9592 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9593 kunmap(vmx->nested.pi_desc_page);
9594 nested_release_page(vmx->nested.pi_desc_page);
9595 }
9596 vmx->nested.pi_desc_page =
9597 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
705699a1
WV
9598 vmx->nested.pi_desc =
9599 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9600 if (!vmx->nested.pi_desc) {
9601 nested_release_page_clean(vmx->nested.pi_desc_page);
6beb7bd5 9602 return;
705699a1
WV
9603 }
9604 vmx->nested.pi_desc =
9605 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9606 (unsigned long)(vmcs12->posted_intr_desc_addr &
9607 (PAGE_SIZE - 1)));
6beb7bd5
JM
9608 vmcs_write64(POSTED_INTR_DESC_ADDR,
9609 page_to_phys(vmx->nested.pi_desc_page) +
9610 (unsigned long)(vmcs12->posted_intr_desc_addr &
9611 (PAGE_SIZE - 1)));
705699a1 9612 }
6beb7bd5
JM
9613 if (cpu_has_vmx_msr_bitmap() &&
9614 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9615 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9616 ;
9617 else
9618 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9619 CPU_BASED_USE_MSR_BITMAPS);
a2bcba50
WL
9620}
9621
f4124500
JK
9622static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9623{
9624 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9625 struct vcpu_vmx *vmx = to_vmx(vcpu);
9626
9627 if (vcpu->arch.virtual_tsc_khz == 0)
9628 return;
9629
9630 /* Make sure short timeouts reliably trigger an immediate vmexit.
9631 * hrtimer_start does not guarantee this. */
9632 if (preemption_timeout <= 1) {
9633 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9634 return;
9635 }
9636
9637 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9638 preemption_timeout *= 1000000;
9639 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9640 hrtimer_start(&vmx->nested.preemption_timer,
9641 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9642}
9643
3af18d9c
WV
9644static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9645 struct vmcs12 *vmcs12)
9646{
9647 int maxphyaddr;
9648 u64 addr;
9649
9650 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9651 return 0;
9652
9653 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9654 WARN_ON(1);
9655 return -EINVAL;
9656 }
9657 maxphyaddr = cpuid_maxphyaddr(vcpu);
9658
9659 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9660 ((addr + PAGE_SIZE) >> maxphyaddr))
9661 return -EINVAL;
9662
9663 return 0;
9664}
9665
9666/*
9667 * Merge L0's and L1's MSR bitmap, return false to indicate that
9668 * we do not use the hardware.
9669 */
9670static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9671 struct vmcs12 *vmcs12)
9672{
82f0dd4b 9673 int msr;
f2b93280 9674 struct page *page;
d048c098
RK
9675 unsigned long *msr_bitmap_l1;
9676 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
f2b93280 9677
d048c098 9678 /* This shortcut is ok because we support only x2APIC MSRs so far. */
f2b93280
WV
9679 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9680 return false;
9681
9682 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
05d8d346 9683 if (!page)
f2b93280 9684 return false;
d048c098 9685 msr_bitmap_l1 = (unsigned long *)kmap(page);
f2b93280 9686
d048c098
RK
9687 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9688
f2b93280 9689 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
82f0dd4b
WV
9690 if (nested_cpu_has_apic_reg_virt(vmcs12))
9691 for (msr = 0x800; msr <= 0x8ff; msr++)
9692 nested_vmx_disable_intercept_for_msr(
d048c098 9693 msr_bitmap_l1, msr_bitmap_l0,
82f0dd4b 9694 msr, MSR_TYPE_R);
d048c098
RK
9695
9696 nested_vmx_disable_intercept_for_msr(
9697 msr_bitmap_l1, msr_bitmap_l0,
f2b93280
WV
9698 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9699 MSR_TYPE_R | MSR_TYPE_W);
d048c098 9700
608406e2 9701 if (nested_cpu_has_vid(vmcs12)) {
608406e2 9702 nested_vmx_disable_intercept_for_msr(
d048c098 9703 msr_bitmap_l1, msr_bitmap_l0,
608406e2
WV
9704 APIC_BASE_MSR + (APIC_EOI >> 4),
9705 MSR_TYPE_W);
9706 nested_vmx_disable_intercept_for_msr(
d048c098 9707 msr_bitmap_l1, msr_bitmap_l0,
608406e2
WV
9708 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9709 MSR_TYPE_W);
9710 }
82f0dd4b 9711 }
f2b93280
WV
9712 kunmap(page);
9713 nested_release_page_clean(page);
9714
9715 return true;
9716}
9717
9718static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9719 struct vmcs12 *vmcs12)
9720{
82f0dd4b 9721 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
608406e2 9722 !nested_cpu_has_apic_reg_virt(vmcs12) &&
705699a1
WV
9723 !nested_cpu_has_vid(vmcs12) &&
9724 !nested_cpu_has_posted_intr(vmcs12))
f2b93280
WV
9725 return 0;
9726
9727 /*
9728 * If virtualize x2apic mode is enabled,
9729 * virtualize apic access must be disabled.
9730 */
82f0dd4b
WV
9731 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9732 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
f2b93280
WV
9733 return -EINVAL;
9734
608406e2
WV
9735 /*
9736 * If virtual interrupt delivery is enabled,
9737 * we must exit on external interrupts.
9738 */
9739 if (nested_cpu_has_vid(vmcs12) &&
9740 !nested_exit_on_intr(vcpu))
9741 return -EINVAL;
9742
705699a1
WV
9743 /*
9744 * bits 15:8 should be zero in posted_intr_nv,
9745 * the descriptor address has been already checked
9746 * in nested_get_vmcs12_pages.
9747 */
9748 if (nested_cpu_has_posted_intr(vmcs12) &&
9749 (!nested_cpu_has_vid(vmcs12) ||
9750 !nested_exit_intr_ack_set(vcpu) ||
9751 vmcs12->posted_intr_nv & 0xff00))
9752 return -EINVAL;
9753
f2b93280
WV
9754 /* tpr shadow is needed by all apicv features. */
9755 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9756 return -EINVAL;
9757
9758 return 0;
3af18d9c
WV
9759}
9760
e9ac033e
EK
9761static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9762 unsigned long count_field,
92d71bc6 9763 unsigned long addr_field)
ff651cb6 9764{
92d71bc6 9765 int maxphyaddr;
e9ac033e
EK
9766 u64 count, addr;
9767
9768 if (vmcs12_read_any(vcpu, count_field, &count) ||
9769 vmcs12_read_any(vcpu, addr_field, &addr)) {
9770 WARN_ON(1);
9771 return -EINVAL;
9772 }
9773 if (count == 0)
9774 return 0;
92d71bc6 9775 maxphyaddr = cpuid_maxphyaddr(vcpu);
e9ac033e
EK
9776 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9777 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
bbe41b95 9778 pr_debug_ratelimited(
e9ac033e
EK
9779 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9780 addr_field, maxphyaddr, count, addr);
9781 return -EINVAL;
9782 }
9783 return 0;
9784}
9785
9786static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9787 struct vmcs12 *vmcs12)
9788{
e9ac033e
EK
9789 if (vmcs12->vm_exit_msr_load_count == 0 &&
9790 vmcs12->vm_exit_msr_store_count == 0 &&
9791 vmcs12->vm_entry_msr_load_count == 0)
9792 return 0; /* Fast path */
e9ac033e 9793 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
92d71bc6 9794 VM_EXIT_MSR_LOAD_ADDR) ||
e9ac033e 9795 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
92d71bc6 9796 VM_EXIT_MSR_STORE_ADDR) ||
e9ac033e 9797 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
92d71bc6 9798 VM_ENTRY_MSR_LOAD_ADDR))
e9ac033e
EK
9799 return -EINVAL;
9800 return 0;
9801}
9802
9803static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9804 struct vmx_msr_entry *e)
9805{
9806 /* x2APIC MSR accesses are not allowed */
8a9781f7 9807 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
e9ac033e
EK
9808 return -EINVAL;
9809 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9810 e->index == MSR_IA32_UCODE_REV)
9811 return -EINVAL;
9812 if (e->reserved != 0)
ff651cb6
WV
9813 return -EINVAL;
9814 return 0;
9815}
9816
e9ac033e
EK
9817static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9818 struct vmx_msr_entry *e)
ff651cb6
WV
9819{
9820 if (e->index == MSR_FS_BASE ||
9821 e->index == MSR_GS_BASE ||
e9ac033e
EK
9822 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9823 nested_vmx_msr_check_common(vcpu, e))
9824 return -EINVAL;
9825 return 0;
9826}
9827
9828static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9829 struct vmx_msr_entry *e)
9830{
9831 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9832 nested_vmx_msr_check_common(vcpu, e))
ff651cb6
WV
9833 return -EINVAL;
9834 return 0;
9835}
9836
9837/*
9838 * Load guest's/host's msr at nested entry/exit.
9839 * return 0 for success, entry index for failure.
9840 */
9841static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9842{
9843 u32 i;
9844 struct vmx_msr_entry e;
9845 struct msr_data msr;
9846
9847 msr.host_initiated = false;
9848 for (i = 0; i < count; i++) {
54bf36aa
PB
9849 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9850 &e, sizeof(e))) {
bbe41b95 9851 pr_debug_ratelimited(
e9ac033e
EK
9852 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9853 __func__, i, gpa + i * sizeof(e));
ff651cb6 9854 goto fail;
e9ac033e
EK
9855 }
9856 if (nested_vmx_load_msr_check(vcpu, &e)) {
bbe41b95 9857 pr_debug_ratelimited(
e9ac033e
EK
9858 "%s check failed (%u, 0x%x, 0x%x)\n",
9859 __func__, i, e.index, e.reserved);
9860 goto fail;
9861 }
ff651cb6
WV
9862 msr.index = e.index;
9863 msr.data = e.value;
e9ac033e 9864 if (kvm_set_msr(vcpu, &msr)) {
bbe41b95 9865 pr_debug_ratelimited(
e9ac033e
EK
9866 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9867 __func__, i, e.index, e.value);
ff651cb6 9868 goto fail;
e9ac033e 9869 }
ff651cb6
WV
9870 }
9871 return 0;
9872fail:
9873 return i + 1;
9874}
9875
9876static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9877{
9878 u32 i;
9879 struct vmx_msr_entry e;
9880
9881 for (i = 0; i < count; i++) {
609e36d3 9882 struct msr_data msr_info;
54bf36aa
PB
9883 if (kvm_vcpu_read_guest(vcpu,
9884 gpa + i * sizeof(e),
9885 &e, 2 * sizeof(u32))) {
bbe41b95 9886 pr_debug_ratelimited(
e9ac033e
EK
9887 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9888 __func__, i, gpa + i * sizeof(e));
ff651cb6 9889 return -EINVAL;
e9ac033e
EK
9890 }
9891 if (nested_vmx_store_msr_check(vcpu, &e)) {
bbe41b95 9892 pr_debug_ratelimited(
e9ac033e
EK
9893 "%s check failed (%u, 0x%x, 0x%x)\n",
9894 __func__, i, e.index, e.reserved);
ff651cb6 9895 return -EINVAL;
e9ac033e 9896 }
609e36d3
PB
9897 msr_info.host_initiated = false;
9898 msr_info.index = e.index;
9899 if (kvm_get_msr(vcpu, &msr_info)) {
bbe41b95 9900 pr_debug_ratelimited(
e9ac033e
EK
9901 "%s cannot read MSR (%u, 0x%x)\n",
9902 __func__, i, e.index);
9903 return -EINVAL;
9904 }
54bf36aa
PB
9905 if (kvm_vcpu_write_guest(vcpu,
9906 gpa + i * sizeof(e) +
9907 offsetof(struct vmx_msr_entry, value),
9908 &msr_info.data, sizeof(msr_info.data))) {
bbe41b95 9909 pr_debug_ratelimited(
e9ac033e 9910 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
609e36d3 9911 __func__, i, e.index, msr_info.data);
e9ac033e
EK
9912 return -EINVAL;
9913 }
ff651cb6
WV
9914 }
9915 return 0;
9916}
9917
1dc35dac
LP
9918static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
9919{
9920 unsigned long invalid_mask;
9921
9922 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
9923 return (val & invalid_mask) == 0;
9924}
9925
9ed38ffa
LP
9926/*
9927 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
9928 * emulating VM entry into a guest with EPT enabled.
9929 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9930 * is assigned to entry_failure_code on failure.
9931 */
9932static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
ca0bde28 9933 u32 *entry_failure_code)
9ed38ffa 9934{
9ed38ffa 9935 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
1dc35dac 9936 if (!nested_cr3_valid(vcpu, cr3)) {
9ed38ffa
LP
9937 *entry_failure_code = ENTRY_FAIL_DEFAULT;
9938 return 1;
9939 }
9940
9941 /*
9942 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
9943 * must not be dereferenced.
9944 */
9945 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
9946 !nested_ept) {
9947 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
9948 *entry_failure_code = ENTRY_FAIL_PDPTE;
9949 return 1;
9950 }
9951 }
9952
9953 vcpu->arch.cr3 = cr3;
9954 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
9955 }
9956
9957 kvm_mmu_reset_context(vcpu);
9958 return 0;
9959}
9960
fe3ef05c
NHE
9961/*
9962 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9963 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
b4619660 9964 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
fe3ef05c
NHE
9965 * guest in a way that will both be appropriate to L1's requests, and our
9966 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9967 * function also has additional necessary side-effects, like setting various
9968 * vcpu->arch fields.
ee146c1c
LP
9969 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9970 * is assigned to entry_failure_code on failure.
fe3ef05c 9971 */
ee146c1c 9972static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
ca0bde28 9973 bool from_vmentry, u32 *entry_failure_code)
fe3ef05c
NHE
9974{
9975 struct vcpu_vmx *vmx = to_vmx(vcpu);
9976 u32 exec_control;
7ca29de2 9977 bool nested_ept_enabled = false;
fe3ef05c
NHE
9978
9979 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9980 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9981 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9982 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9983 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9984 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9985 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9986 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9987 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9988 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9989 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9990 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9991 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9992 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9993 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9994 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9995 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9996 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9997 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9998 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9999 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10000 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10001 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10002 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10003 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10004 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10005 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10006 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10007 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10008 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10009 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10010 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10011 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10012 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10013 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10014 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10015
cf8b84f4
JM
10016 if (from_vmentry &&
10017 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
2996fca0
JK
10018 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10019 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10020 } else {
10021 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10022 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10023 }
cf8b84f4
JM
10024 if (from_vmentry) {
10025 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10026 vmcs12->vm_entry_intr_info_field);
10027 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10028 vmcs12->vm_entry_exception_error_code);
10029 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10030 vmcs12->vm_entry_instruction_len);
10031 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10032 vmcs12->guest_interruptibility_info);
10033 } else {
10034 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10035 }
fe3ef05c 10036 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
63fbf59f 10037 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
fe3ef05c
NHE
10038 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10039 vmcs12->guest_pending_dbg_exceptions);
10040 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10041 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10042
81dc01f7
WL
10043 if (nested_cpu_has_xsaves(vmcs12))
10044 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
fe3ef05c
NHE
10045 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10046
f4124500 10047 exec_control = vmcs12->pin_based_vm_exec_control;
9314006d
PB
10048
10049 /* Preemption timer setting is only taken from vmcs01. */
705699a1 10050 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9314006d
PB
10051 exec_control |= vmcs_config.pin_based_exec_ctrl;
10052 if (vmx->hv_deadline_tsc == -1)
10053 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
705699a1 10054
9314006d 10055 /* Posted interrupts setting is only taken from vmcs12. */
705699a1
WV
10056 if (nested_cpu_has_posted_intr(vmcs12)) {
10057 /*
10058 * Note that we use L0's vector here and in
10059 * vmx_deliver_nested_posted_interrupt.
10060 */
10061 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10062 vmx->nested.pi_pending = false;
0bcf261c 10063 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
6beb7bd5 10064 } else {
705699a1 10065 exec_control &= ~PIN_BASED_POSTED_INTR;
6beb7bd5 10066 }
705699a1 10067
f4124500 10068 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
fe3ef05c 10069
f4124500
JK
10070 vmx->nested.preemption_timer_expired = false;
10071 if (nested_cpu_has_preemption_timer(vmcs12))
10072 vmx_start_preemption_timer(vcpu);
0238ea91 10073
fe3ef05c
NHE
10074 /*
10075 * Whether page-faults are trapped is determined by a combination of
10076 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10077 * If enable_ept, L0 doesn't care about page faults and we should
10078 * set all of these to L1's desires. However, if !enable_ept, L0 does
10079 * care about (at least some) page faults, and because it is not easy
10080 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10081 * to exit on each and every L2 page fault. This is done by setting
10082 * MASK=MATCH=0 and (see below) EB.PF=1.
10083 * Note that below we don't need special code to set EB.PF beyond the
10084 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10085 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10086 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
10087 *
10088 * A problem with this approach (when !enable_ept) is that L1 may be
10089 * injected with more page faults than it asked for. This could have
10090 * caused problems, but in practice existing hypervisors don't care.
10091 * To fix this, we will need to emulate the PFEC checking (on the L1
10092 * page tables), using walk_addr(), when injecting PFs to L1.
10093 */
10094 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10095 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10096 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10097 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10098
10099 if (cpu_has_secondary_exec_ctrls()) {
f4124500 10100 exec_control = vmx_secondary_exec_control(vmx);
e2821620 10101
fe3ef05c 10102 /* Take the following fields only from vmcs12 */
696dfd95 10103 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
b3a2a907 10104 SECONDARY_EXEC_RDTSCP |
696dfd95 10105 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
dfa169bb 10106 SECONDARY_EXEC_APIC_REGISTER_VIRT);
fe3ef05c
NHE
10107 if (nested_cpu_has(vmcs12,
10108 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
10109 exec_control |= vmcs12->secondary_vm_exec_control;
10110
608406e2
WV
10111 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10112 vmcs_write64(EOI_EXIT_BITMAP0,
10113 vmcs12->eoi_exit_bitmap0);
10114 vmcs_write64(EOI_EXIT_BITMAP1,
10115 vmcs12->eoi_exit_bitmap1);
10116 vmcs_write64(EOI_EXIT_BITMAP2,
10117 vmcs12->eoi_exit_bitmap2);
10118 vmcs_write64(EOI_EXIT_BITMAP3,
10119 vmcs12->eoi_exit_bitmap3);
10120 vmcs_write16(GUEST_INTR_STATUS,
10121 vmcs12->guest_intr_status);
10122 }
10123
7ca29de2 10124 nested_ept_enabled = (exec_control & SECONDARY_EXEC_ENABLE_EPT) != 0;
6beb7bd5
JM
10125
10126 /*
10127 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10128 * nested_get_vmcs12_pages will either fix it up or
10129 * remove the VM execution control.
10130 */
10131 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10132 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10133
fe3ef05c
NHE
10134 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10135 }
10136
10137
10138 /*
10139 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10140 * Some constant fields are set here by vmx_set_constant_host_state().
10141 * Other fields are different per CPU, and will be set later when
10142 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10143 */
a547c6db 10144 vmx_set_constant_host_state(vmx);
fe3ef05c 10145
83bafef1
JM
10146 /*
10147 * Set the MSR load/store lists to match L0's settings.
10148 */
10149 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10150 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10151 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10152 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10153 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10154
fe3ef05c
NHE
10155 /*
10156 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10157 * entry, but only if the current (host) sp changed from the value
10158 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10159 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10160 * here we just force the write to happen on entry.
10161 */
10162 vmx->host_rsp = 0;
10163
10164 exec_control = vmx_exec_control(vmx); /* L0's desires */
10165 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10166 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10167 exec_control &= ~CPU_BASED_TPR_SHADOW;
10168 exec_control |= vmcs12->cpu_based_vm_exec_control;
a7c0b07d 10169
6beb7bd5
JM
10170 /*
10171 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10172 * nested_get_vmcs12_pages can't fix it up, the illegal value
10173 * will result in a VM entry failure.
10174 */
a7c0b07d 10175 if (exec_control & CPU_BASED_TPR_SHADOW) {
6beb7bd5 10176 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
a7c0b07d
WL
10177 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10178 }
10179
fe3ef05c 10180 /*
3af18d9c 10181 * Merging of IO bitmap not currently supported.
fe3ef05c
NHE
10182 * Rather, exit every time.
10183 */
fe3ef05c
NHE
10184 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10185 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10186
10187 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10188
10189 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10190 * bitwise-or of what L1 wants to trap for L2, and what we want to
10191 * trap. Note that CR0.TS also needs updating - we do this later.
10192 */
10193 update_exception_bitmap(vcpu);
10194 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10195 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10196
8049d651
NHE
10197 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10198 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10199 * bits are further modified by vmx_set_efer() below.
10200 */
f4124500 10201 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
8049d651
NHE
10202
10203 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10204 * emulated by vmx_set_efer(), below.
10205 */
2961e876 10206 vm_entry_controls_init(vmx,
8049d651
NHE
10207 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10208 ~VM_ENTRY_IA32E_MODE) |
fe3ef05c
NHE
10209 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10210
cf8b84f4
JM
10211 if (from_vmentry &&
10212 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
fe3ef05c 10213 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
44811c02 10214 vcpu->arch.pat = vmcs12->guest_ia32_pat;
cf8b84f4 10215 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
fe3ef05c 10216 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
cf8b84f4 10217 }
fe3ef05c
NHE
10218
10219 set_cr4_guest_host_mask(vmx);
10220
cf8b84f4
JM
10221 if (from_vmentry &&
10222 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
36be0b9d
PB
10223 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10224
27fc51b2
NHE
10225 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10226 vmcs_write64(TSC_OFFSET,
ea26e4ec 10227 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
27fc51b2 10228 else
ea26e4ec 10229 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
c95ba92a
PF
10230 if (kvm_has_tsc_control)
10231 decache_tsc_multiplier(vmx);
fe3ef05c
NHE
10232
10233 if (enable_vpid) {
10234 /*
5c614b35
WL
10235 * There is no direct mapping between vpid02 and vpid12, the
10236 * vpid02 is per-vCPU for L0 and reused while the value of
10237 * vpid12 is changed w/ one invvpid during nested vmentry.
10238 * The vpid12 is allocated by L1 for L2, so it will not
10239 * influence global bitmap(for vpid01 and vpid02 allocation)
10240 * even if spawn a lot of nested vCPUs.
fe3ef05c 10241 */
5c614b35
WL
10242 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10243 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10244 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10245 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10246 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10247 }
10248 } else {
10249 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10250 vmx_flush_tlb(vcpu);
10251 }
10252
fe3ef05c
NHE
10253 }
10254
155a97a3
NHE
10255 if (nested_cpu_has_ept(vmcs12)) {
10256 kvm_mmu_unload(vcpu);
10257 nested_ept_init_mmu_context(vcpu);
10258 }
10259
fe3ef05c 10260 /*
bd7e5b08
PB
10261 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10262 * bits which we consider mandatory enabled.
fe3ef05c
NHE
10263 * The CR0_READ_SHADOW is what L2 should have expected to read given
10264 * the specifications by L1; It's not enough to take
10265 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10266 * have more bits than L1 expected.
10267 */
10268 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10269 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10270
10271 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10272 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10273
cf8b84f4
JM
10274 if (from_vmentry &&
10275 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
5a6a9748
DM
10276 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10277 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10278 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10279 else
10280 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10281 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10282 vmx_set_efer(vcpu, vcpu->arch.efer);
10283
9ed38ffa
LP
10284 /* Shadow page tables on either EPT or shadow page tables. */
10285 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_ept_enabled,
10286 entry_failure_code))
10287 return 1;
7ca29de2 10288
fe3ef05c
NHE
10289 kvm_mmu_reset_context(vcpu);
10290
feaf0c7d
GN
10291 if (!enable_ept)
10292 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10293
3633cfc3
NHE
10294 /*
10295 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10296 */
10297 if (enable_ept) {
10298 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10299 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10300 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10301 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10302 }
10303
fe3ef05c
NHE
10304 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10305 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
ee146c1c 10306 return 0;
fe3ef05c
NHE
10307}
10308
ca0bde28 10309static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
cd232ad0 10310{
cd232ad0 10311 struct vcpu_vmx *vmx = to_vmx(vcpu);
7c177938 10312
6dfacadd 10313 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
ca0bde28
JM
10314 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10315 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
26539bd0 10316
ca0bde28
JM
10317 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10318 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
7c177938 10319
ca0bde28
JM
10320 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10321 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
f2b93280 10322
ca0bde28
JM
10323 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10324 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
e9ac033e 10325
7c177938 10326 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
0115f9cb 10327 vmx->nested.nested_vmx_procbased_ctls_low,
b9c237bb 10328 vmx->nested.nested_vmx_procbased_ctls_high) ||
7c177938 10329 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
b9c237bb
WV
10330 vmx->nested.nested_vmx_secondary_ctls_low,
10331 vmx->nested.nested_vmx_secondary_ctls_high) ||
7c177938 10332 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
b9c237bb
WV
10333 vmx->nested.nested_vmx_pinbased_ctls_low,
10334 vmx->nested.nested_vmx_pinbased_ctls_high) ||
7c177938 10335 !vmx_control_verify(vmcs12->vm_exit_controls,
0115f9cb 10336 vmx->nested.nested_vmx_exit_ctls_low,
b9c237bb 10337 vmx->nested.nested_vmx_exit_ctls_high) ||
7c177938 10338 !vmx_control_verify(vmcs12->vm_entry_controls,
0115f9cb 10339 vmx->nested.nested_vmx_entry_ctls_low,
b9c237bb 10340 vmx->nested.nested_vmx_entry_ctls_high))
ca0bde28 10341 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
7c177938 10342
3899152c 10343 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
1dc35dac 10344 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
ca0bde28
JM
10345 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10346 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10347
10348 return 0;
10349}
10350
10351static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10352 u32 *exit_qual)
10353{
10354 bool ia32e;
10355
10356 *exit_qual = ENTRY_FAIL_DEFAULT;
7c177938 10357
3899152c 10358 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
ca0bde28 10359 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
b428018a 10360 return 1;
ca0bde28
JM
10361
10362 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10363 vmcs12->vmcs_link_pointer != -1ull) {
10364 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
b428018a 10365 return 1;
7c177938
NHE
10366 }
10367
384bb783 10368 /*
cb0c8cda 10369 * If the load IA32_EFER VM-entry control is 1, the following checks
384bb783
JK
10370 * are performed on the field for the IA32_EFER MSR:
10371 * - Bits reserved in the IA32_EFER MSR must be 0.
10372 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10373 * the IA-32e mode guest VM-exit control. It must also be identical
10374 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10375 * CR0.PG) is 1.
10376 */
ca0bde28
JM
10377 if (to_vmx(vcpu)->nested.nested_run_pending &&
10378 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
384bb783
JK
10379 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10380 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10381 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10382 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
ca0bde28 10383 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
b428018a 10384 return 1;
384bb783
JK
10385 }
10386
10387 /*
10388 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10389 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10390 * the values of the LMA and LME bits in the field must each be that of
10391 * the host address-space size VM-exit control.
10392 */
10393 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10394 ia32e = (vmcs12->vm_exit_controls &
10395 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10396 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10397 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
ca0bde28 10398 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
b428018a 10399 return 1;
ca0bde28
JM
10400 }
10401
10402 return 0;
10403}
10404
858e25c0
JM
10405static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10406{
10407 struct vcpu_vmx *vmx = to_vmx(vcpu);
10408 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10409 struct loaded_vmcs *vmcs02;
10410 int cpu;
10411 u32 msr_entry_idx;
10412 u32 exit_qual;
10413
10414 vmcs02 = nested_get_current_vmcs02(vmx);
10415 if (!vmcs02)
10416 return -ENOMEM;
10417
10418 enter_guest_mode(vcpu);
10419
10420 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10421 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10422
10423 cpu = get_cpu();
10424 vmx->loaded_vmcs = vmcs02;
10425 vmx_vcpu_put(vcpu);
10426 vmx_vcpu_load(vcpu, cpu);
10427 vcpu->cpu = cpu;
10428 put_cpu();
10429
10430 vmx_segment_cache_clear(vmx);
10431
10432 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10433 leave_guest_mode(vcpu);
10434 vmx_load_vmcs01(vcpu);
10435 nested_vmx_entry_failure(vcpu, vmcs12,
10436 EXIT_REASON_INVALID_STATE, exit_qual);
10437 return 1;
10438 }
10439
10440 nested_get_vmcs12_pages(vcpu, vmcs12);
10441
10442 msr_entry_idx = nested_vmx_load_msr(vcpu,
10443 vmcs12->vm_entry_msr_load_addr,
10444 vmcs12->vm_entry_msr_load_count);
10445 if (msr_entry_idx) {
10446 leave_guest_mode(vcpu);
10447 vmx_load_vmcs01(vcpu);
10448 nested_vmx_entry_failure(vcpu, vmcs12,
10449 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10450 return 1;
10451 }
10452
10453 vmcs12->launch_state = 1;
10454
10455 /*
10456 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10457 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10458 * returned as far as L1 is concerned. It will only return (and set
10459 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10460 */
10461 return 0;
10462}
10463
ca0bde28
JM
10464/*
10465 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10466 * for running an L2 nested guest.
10467 */
10468static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10469{
10470 struct vmcs12 *vmcs12;
10471 struct vcpu_vmx *vmx = to_vmx(vcpu);
ca0bde28
JM
10472 u32 exit_qual;
10473 int ret;
10474
10475 if (!nested_vmx_check_permission(vcpu))
10476 return 1;
10477
10478 if (!nested_vmx_check_vmcs12(vcpu))
10479 goto out;
10480
10481 vmcs12 = get_vmcs12(vcpu);
10482
10483 if (enable_shadow_vmcs)
10484 copy_shadow_to_vmcs12(vmx);
10485
10486 /*
10487 * The nested entry process starts with enforcing various prerequisites
10488 * on vmcs12 as required by the Intel SDM, and act appropriately when
10489 * they fail: As the SDM explains, some conditions should cause the
10490 * instruction to fail, while others will cause the instruction to seem
10491 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10492 * To speed up the normal (success) code path, we should avoid checking
10493 * for misconfigurations which will anyway be caught by the processor
10494 * when using the merged vmcs02.
10495 */
10496 if (vmcs12->launch_state == launch) {
10497 nested_vmx_failValid(vcpu,
10498 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10499 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10500 goto out;
10501 }
10502
10503 ret = check_vmentry_prereqs(vcpu, vmcs12);
10504 if (ret) {
10505 nested_vmx_failValid(vcpu, ret);
10506 goto out;
10507 }
10508
10509 /*
10510 * After this point, the trap flag no longer triggers a singlestep trap
10511 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10512 * This is not 100% correct; for performance reasons, we delegate most
10513 * of the checks on host state to the processor. If those fail,
10514 * the singlestep trap is missed.
10515 */
10516 skip_emulated_instruction(vcpu);
10517
10518 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10519 if (ret) {
10520 nested_vmx_entry_failure(vcpu, vmcs12,
10521 EXIT_REASON_INVALID_STATE, exit_qual);
10522 return 1;
384bb783
JK
10523 }
10524
7c177938
NHE
10525 /*
10526 * We're finally done with prerequisite checking, and can start with
10527 * the nested entry.
10528 */
10529
858e25c0
JM
10530 ret = enter_vmx_non_root_mode(vcpu, true);
10531 if (ret)
10532 return ret;
ff651cb6 10533
6dfacadd 10534 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
5cb56059 10535 return kvm_vcpu_halt(vcpu);
6dfacadd 10536
7af40ad3
JK
10537 vmx->nested.nested_run_pending = 1;
10538
cd232ad0 10539 return 1;
eb277562
KH
10540
10541out:
6affcbed 10542 return kvm_skip_emulated_instruction(vcpu);
cd232ad0
NHE
10543}
10544
4704d0be
NHE
10545/*
10546 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10547 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10548 * This function returns the new value we should put in vmcs12.guest_cr0.
10549 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10550 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10551 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10552 * didn't trap the bit, because if L1 did, so would L0).
10553 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10554 * been modified by L2, and L1 knows it. So just leave the old value of
10555 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10556 * isn't relevant, because if L0 traps this bit it can set it to anything.
10557 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10558 * changed these bits, and therefore they need to be updated, but L0
10559 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10560 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10561 */
10562static inline unsigned long
10563vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10564{
10565 return
10566 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10567 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10568 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10569 vcpu->arch.cr0_guest_owned_bits));
10570}
10571
10572static inline unsigned long
10573vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10574{
10575 return
10576 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10577 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10578 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10579 vcpu->arch.cr4_guest_owned_bits));
10580}
10581
5f3d5799
JK
10582static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10583 struct vmcs12 *vmcs12)
10584{
10585 u32 idt_vectoring;
10586 unsigned int nr;
10587
851eb667 10588 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
5f3d5799
JK
10589 nr = vcpu->arch.exception.nr;
10590 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10591
10592 if (kvm_exception_is_soft(nr)) {
10593 vmcs12->vm_exit_instruction_len =
10594 vcpu->arch.event_exit_inst_len;
10595 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10596 } else
10597 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10598
10599 if (vcpu->arch.exception.has_error_code) {
10600 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10601 vmcs12->idt_vectoring_error_code =
10602 vcpu->arch.exception.error_code;
10603 }
10604
10605 vmcs12->idt_vectoring_info_field = idt_vectoring;
cd2633c5 10606 } else if (vcpu->arch.nmi_injected) {
5f3d5799
JK
10607 vmcs12->idt_vectoring_info_field =
10608 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10609 } else if (vcpu->arch.interrupt.pending) {
10610 nr = vcpu->arch.interrupt.nr;
10611 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10612
10613 if (vcpu->arch.interrupt.soft) {
10614 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10615 vmcs12->vm_entry_instruction_len =
10616 vcpu->arch.event_exit_inst_len;
10617 } else
10618 idt_vectoring |= INTR_TYPE_EXT_INTR;
10619
10620 vmcs12->idt_vectoring_info_field = idt_vectoring;
10621 }
10622}
10623
b6b8a145
JK
10624static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10625{
10626 struct vcpu_vmx *vmx = to_vmx(vcpu);
10627
acc9ab60
WL
10628 if (vcpu->arch.exception.pending ||
10629 vcpu->arch.nmi_injected ||
10630 vcpu->arch.interrupt.pending)
10631 return -EBUSY;
10632
f4124500
JK
10633 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10634 vmx->nested.preemption_timer_expired) {
10635 if (vmx->nested.nested_run_pending)
10636 return -EBUSY;
10637 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10638 return 0;
10639 }
10640
b6b8a145 10641 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
acc9ab60 10642 if (vmx->nested.nested_run_pending)
b6b8a145
JK
10643 return -EBUSY;
10644 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10645 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10646 INTR_INFO_VALID_MASK, 0);
10647 /*
10648 * The NMI-triggered VM exit counts as injection:
10649 * clear this one and block further NMIs.
10650 */
10651 vcpu->arch.nmi_pending = 0;
10652 vmx_set_nmi_mask(vcpu, true);
10653 return 0;
10654 }
10655
10656 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10657 nested_exit_on_intr(vcpu)) {
10658 if (vmx->nested.nested_run_pending)
10659 return -EBUSY;
10660 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
705699a1 10661 return 0;
b6b8a145
JK
10662 }
10663
6342c50a
DH
10664 vmx_complete_nested_posted_interrupt(vcpu);
10665 return 0;
b6b8a145
JK
10666}
10667
f4124500
JK
10668static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10669{
10670 ktime_t remaining =
10671 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10672 u64 value;
10673
10674 if (ktime_to_ns(remaining) <= 0)
10675 return 0;
10676
10677 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10678 do_div(value, 1000000);
10679 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10680}
10681
4704d0be 10682/*
cf8b84f4
JM
10683 * Update the guest state fields of vmcs12 to reflect changes that
10684 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
10685 * VM-entry controls is also updated, since this is really a guest
10686 * state bit.)
4704d0be 10687 */
cf8b84f4 10688static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
4704d0be 10689{
4704d0be
NHE
10690 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10691 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10692
4704d0be
NHE
10693 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10694 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10695 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10696
10697 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10698 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10699 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10700 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10701 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10702 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10703 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10704 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10705 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10706 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10707 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10708 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10709 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10710 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10711 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10712 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10713 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10714 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10715 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10716 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10717 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10718 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10719 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10720 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10721 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10722 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10723 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10724 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10725 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10726 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10727 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10728 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10729 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10730 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10731 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10732 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10733
4704d0be
NHE
10734 vmcs12->guest_interruptibility_info =
10735 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10736 vmcs12->guest_pending_dbg_exceptions =
10737 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
3edf1e69
JK
10738 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10739 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10740 else
10741 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
4704d0be 10742
f4124500
JK
10743 if (nested_cpu_has_preemption_timer(vmcs12)) {
10744 if (vmcs12->vm_exit_controls &
10745 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10746 vmcs12->vmx_preemption_timer_value =
10747 vmx_get_preemption_timer_value(vcpu);
10748 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10749 }
7854cbca 10750
3633cfc3
NHE
10751 /*
10752 * In some cases (usually, nested EPT), L2 is allowed to change its
10753 * own CR3 without exiting. If it has changed it, we must keep it.
10754 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10755 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10756 *
10757 * Additionally, restore L2's PDPTR to vmcs12.
10758 */
10759 if (enable_ept) {
f3531054 10760 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
3633cfc3
NHE
10761 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10762 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10763 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10764 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10765 }
10766
119a9c01
JD
10767 if (nested_cpu_has_ept(vmcs12))
10768 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10769
608406e2
WV
10770 if (nested_cpu_has_vid(vmcs12))
10771 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10772
c18911a2
JK
10773 vmcs12->vm_entry_controls =
10774 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
2961e876 10775 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
c18911a2 10776
2996fca0
JK
10777 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10778 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10779 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10780 }
10781
4704d0be
NHE
10782 /* TODO: These cannot have changed unless we have MSR bitmaps and
10783 * the relevant bit asks not to trap the change */
b8c07d55 10784 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
4704d0be 10785 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
10ba54a5
JK
10786 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10787 vmcs12->guest_ia32_efer = vcpu->arch.efer;
4704d0be
NHE
10788 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10789 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10790 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
a87036ad 10791 if (kvm_mpx_supported())
36be0b9d 10792 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
81dc01f7
WL
10793 if (nested_cpu_has_xsaves(vmcs12))
10794 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
cf8b84f4
JM
10795}
10796
10797/*
10798 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10799 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10800 * and this function updates it to reflect the changes to the guest state while
10801 * L2 was running (and perhaps made some exits which were handled directly by L0
10802 * without going back to L1), and to reflect the exit reason.
10803 * Note that we do not have to copy here all VMCS fields, just those that
10804 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10805 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10806 * which already writes to vmcs12 directly.
10807 */
10808static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10809 u32 exit_reason, u32 exit_intr_info,
10810 unsigned long exit_qualification)
10811{
10812 /* update guest state fields: */
10813 sync_vmcs12(vcpu, vmcs12);
4704d0be
NHE
10814
10815 /* update exit information fields: */
10816
533558bc
JK
10817 vmcs12->vm_exit_reason = exit_reason;
10818 vmcs12->exit_qualification = exit_qualification;
4704d0be 10819
533558bc 10820 vmcs12->vm_exit_intr_info = exit_intr_info;
c0d1c770
JK
10821 if ((vmcs12->vm_exit_intr_info &
10822 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10823 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10824 vmcs12->vm_exit_intr_error_code =
10825 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
5f3d5799 10826 vmcs12->idt_vectoring_info_field = 0;
4704d0be
NHE
10827 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10828 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10829
5f3d5799
JK
10830 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10831 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10832 * instead of reading the real value. */
4704d0be 10833 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
5f3d5799
JK
10834
10835 /*
10836 * Transfer the event that L0 or L1 may wanted to inject into
10837 * L2 to IDT_VECTORING_INFO_FIELD.
10838 */
10839 vmcs12_save_pending_event(vcpu, vmcs12);
10840 }
10841
10842 /*
10843 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10844 * preserved above and would only end up incorrectly in L1.
10845 */
10846 vcpu->arch.nmi_injected = false;
10847 kvm_clear_exception_queue(vcpu);
10848 kvm_clear_interrupt_queue(vcpu);
4704d0be
NHE
10849}
10850
10851/*
10852 * A part of what we need to when the nested L2 guest exits and we want to
10853 * run its L1 parent, is to reset L1's guest state to the host state specified
10854 * in vmcs12.
10855 * This function is to be called not only on normal nested exit, but also on
10856 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10857 * Failures During or After Loading Guest State").
10858 * This function should be called when the active VMCS is L1's (vmcs01).
10859 */
733568f9
JK
10860static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10861 struct vmcs12 *vmcs12)
4704d0be 10862{
21feb4eb 10863 struct kvm_segment seg;
ca0bde28 10864 u32 entry_failure_code;
21feb4eb 10865
4704d0be
NHE
10866 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10867 vcpu->arch.efer = vmcs12->host_ia32_efer;
d1fa0352 10868 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
4704d0be
NHE
10869 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10870 else
10871 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10872 vmx_set_efer(vcpu, vcpu->arch.efer);
10873
10874 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10875 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
1adfa76a 10876 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
4704d0be
NHE
10877 /*
10878 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
bd7e5b08
PB
10879 * actually changed, because vmx_set_cr0 refers to efer set above.
10880 *
10881 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
10882 * (KVM doesn't change it);
4704d0be 10883 */
bd7e5b08 10884 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
9e3e4dbf 10885 vmx_set_cr0(vcpu, vmcs12->host_cr0);
4704d0be 10886
bd7e5b08 10887 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
4704d0be
NHE
10888 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10889 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10890
29bf08f1 10891 nested_ept_uninit_mmu_context(vcpu);
155a97a3 10892
1dc35dac
LP
10893 /*
10894 * Only PDPTE load can fail as the value of cr3 was checked on entry and
10895 * couldn't have changed.
10896 */
10897 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
10898 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
4704d0be 10899
feaf0c7d
GN
10900 if (!enable_ept)
10901 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10902
4704d0be
NHE
10903 if (enable_vpid) {
10904 /*
10905 * Trivially support vpid by letting L2s share their parent
10906 * L1's vpid. TODO: move to a more elaborate solution, giving
10907 * each L2 its own vpid and exposing the vpid feature to L1.
10908 */
10909 vmx_flush_tlb(vcpu);
10910 }
10911
10912
10913 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10914 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10915 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10916 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10917 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
4704d0be 10918
36be0b9d
PB
10919 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10920 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10921 vmcs_write64(GUEST_BNDCFGS, 0);
10922
44811c02 10923 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
4704d0be 10924 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
44811c02
JK
10925 vcpu->arch.pat = vmcs12->host_ia32_pat;
10926 }
4704d0be
NHE
10927 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10928 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10929 vmcs12->host_ia32_perf_global_ctrl);
503cd0c5 10930
21feb4eb
ACL
10931 /* Set L1 segment info according to Intel SDM
10932 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10933 seg = (struct kvm_segment) {
10934 .base = 0,
10935 .limit = 0xFFFFFFFF,
10936 .selector = vmcs12->host_cs_selector,
10937 .type = 11,
10938 .present = 1,
10939 .s = 1,
10940 .g = 1
10941 };
10942 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10943 seg.l = 1;
10944 else
10945 seg.db = 1;
10946 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10947 seg = (struct kvm_segment) {
10948 .base = 0,
10949 .limit = 0xFFFFFFFF,
10950 .type = 3,
10951 .present = 1,
10952 .s = 1,
10953 .db = 1,
10954 .g = 1
10955 };
10956 seg.selector = vmcs12->host_ds_selector;
10957 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10958 seg.selector = vmcs12->host_es_selector;
10959 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10960 seg.selector = vmcs12->host_ss_selector;
10961 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10962 seg.selector = vmcs12->host_fs_selector;
10963 seg.base = vmcs12->host_fs_base;
10964 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10965 seg.selector = vmcs12->host_gs_selector;
10966 seg.base = vmcs12->host_gs_base;
10967 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10968 seg = (struct kvm_segment) {
205befd9 10969 .base = vmcs12->host_tr_base,
21feb4eb
ACL
10970 .limit = 0x67,
10971 .selector = vmcs12->host_tr_selector,
10972 .type = 11,
10973 .present = 1
10974 };
10975 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10976
503cd0c5
JK
10977 kvm_set_dr(vcpu, 7, 0x400);
10978 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
ff651cb6 10979
3af18d9c
WV
10980 if (cpu_has_vmx_msr_bitmap())
10981 vmx_set_msr_bitmap(vcpu);
10982
ff651cb6
WV
10983 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10984 vmcs12->vm_exit_msr_load_count))
10985 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
4704d0be
NHE
10986}
10987
10988/*
10989 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10990 * and modify vmcs12 to make it see what it would expect to see there if
10991 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10992 */
533558bc
JK
10993static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10994 u32 exit_intr_info,
10995 unsigned long exit_qualification)
4704d0be
NHE
10996{
10997 struct vcpu_vmx *vmx = to_vmx(vcpu);
4704d0be 10998 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
cf3215d9 10999 u32 vm_inst_error = 0;
4704d0be 11000
5f3d5799
JK
11001 /* trying to cancel vmlaunch/vmresume is a bug */
11002 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11003
4704d0be 11004 leave_guest_mode(vcpu);
533558bc
JK
11005 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11006 exit_qualification);
4704d0be 11007
ff651cb6
WV
11008 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11009 vmcs12->vm_exit_msr_store_count))
11010 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11011
cf3215d9
JM
11012 if (unlikely(vmx->fail))
11013 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11014
f3380ca5
WL
11015 vmx_load_vmcs01(vcpu);
11016
77b0f5d6
BD
11017 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
11018 && nested_exit_intr_ack_set(vcpu)) {
11019 int irq = kvm_cpu_get_interrupt(vcpu);
11020 WARN_ON(irq < 0);
11021 vmcs12->vm_exit_intr_info = irq |
11022 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11023 }
11024
542060ea
JK
11025 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11026 vmcs12->exit_qualification,
11027 vmcs12->idt_vectoring_info_field,
11028 vmcs12->vm_exit_intr_info,
11029 vmcs12->vm_exit_intr_error_code,
11030 KVM_ISA_VMX);
4704d0be 11031
8391ce44
PB
11032 vm_entry_controls_reset_shadow(vmx);
11033 vm_exit_controls_reset_shadow(vmx);
36c3cc42
JK
11034 vmx_segment_cache_clear(vmx);
11035
4704d0be
NHE
11036 /* if no vmcs02 cache requested, remove the one we used */
11037 if (VMCS02_POOL_SIZE == 0)
11038 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11039
11040 load_vmcs12_host_state(vcpu, vmcs12);
11041
9314006d 11042 /* Update any VMCS fields that might have changed while L2 ran */
83bafef1
JM
11043 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11044 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
ea26e4ec 11045 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
9314006d
PB
11046 if (vmx->hv_deadline_tsc == -1)
11047 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11048 PIN_BASED_VMX_PREEMPTION_TIMER);
11049 else
11050 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11051 PIN_BASED_VMX_PREEMPTION_TIMER);
c95ba92a
PF
11052 if (kvm_has_tsc_control)
11053 decache_tsc_multiplier(vmx);
4704d0be 11054
dccbfcf5
RK
11055 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11056 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11057 vmx_set_virtual_x2apic_mode(vcpu,
11058 vcpu->arch.apic_base & X2APIC_ENABLE);
11059 }
4704d0be
NHE
11060
11061 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11062 vmx->host_rsp = 0;
11063
11064 /* Unpin physical memory we referred to in vmcs02 */
11065 if (vmx->nested.apic_access_page) {
11066 nested_release_page(vmx->nested.apic_access_page);
48d89b92 11067 vmx->nested.apic_access_page = NULL;
4704d0be 11068 }
a7c0b07d
WL
11069 if (vmx->nested.virtual_apic_page) {
11070 nested_release_page(vmx->nested.virtual_apic_page);
48d89b92 11071 vmx->nested.virtual_apic_page = NULL;
a7c0b07d 11072 }
705699a1
WV
11073 if (vmx->nested.pi_desc_page) {
11074 kunmap(vmx->nested.pi_desc_page);
11075 nested_release_page(vmx->nested.pi_desc_page);
11076 vmx->nested.pi_desc_page = NULL;
11077 vmx->nested.pi_desc = NULL;
11078 }
4704d0be 11079
38b99173
TC
11080 /*
11081 * We are now running in L2, mmu_notifier will force to reload the
11082 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11083 */
c83b6d15 11084 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
38b99173 11085
4704d0be
NHE
11086 /*
11087 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11088 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11089 * success or failure flag accordingly.
11090 */
11091 if (unlikely(vmx->fail)) {
11092 vmx->fail = 0;
cf3215d9 11093 nested_vmx_failValid(vcpu, vm_inst_error);
4704d0be
NHE
11094 } else
11095 nested_vmx_succeed(vcpu);
012f83cb
AG
11096 if (enable_shadow_vmcs)
11097 vmx->nested.sync_shadow_vmcs = true;
b6b8a145
JK
11098
11099 /* in case we halted in L2 */
11100 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
4704d0be
NHE
11101}
11102
42124925
JK
11103/*
11104 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11105 */
11106static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11107{
2f707d97
WL
11108 if (is_guest_mode(vcpu)) {
11109 to_vmx(vcpu)->nested.nested_run_pending = 0;
533558bc 11110 nested_vmx_vmexit(vcpu, -1, 0, 0);
2f707d97 11111 }
42124925
JK
11112 free_nested(to_vmx(vcpu));
11113}
11114
7c177938
NHE
11115/*
11116 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11117 * 23.7 "VM-entry failures during or after loading guest state" (this also
11118 * lists the acceptable exit-reason and exit-qualification parameters).
11119 * It should only be called before L2 actually succeeded to run, and when
11120 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11121 */
11122static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11123 struct vmcs12 *vmcs12,
11124 u32 reason, unsigned long qualification)
11125{
11126 load_vmcs12_host_state(vcpu, vmcs12);
11127 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11128 vmcs12->exit_qualification = qualification;
11129 nested_vmx_succeed(vcpu);
012f83cb
AG
11130 if (enable_shadow_vmcs)
11131 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
7c177938
NHE
11132}
11133
8a76d7f2
JR
11134static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11135 struct x86_instruction_info *info,
11136 enum x86_intercept_stage stage)
11137{
11138 return X86EMUL_CONTINUE;
11139}
11140
64672c95
YJ
11141#ifdef CONFIG_X86_64
11142/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11143static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11144 u64 divisor, u64 *result)
11145{
11146 u64 low = a << shift, high = a >> (64 - shift);
11147
11148 /* To avoid the overflow on divq */
11149 if (high >= divisor)
11150 return 1;
11151
11152 /* Low hold the result, high hold rem which is discarded */
11153 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11154 "rm" (divisor), "0" (low), "1" (high));
11155 *result = low;
11156
11157 return 0;
11158}
11159
11160static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11161{
11162 struct vcpu_vmx *vmx = to_vmx(vcpu);
9175d2e9
PB
11163 u64 tscl = rdtsc();
11164 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11165 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
64672c95
YJ
11166
11167 /* Convert to host delta tsc if tsc scaling is enabled */
11168 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11169 u64_shl_div_u64(delta_tsc,
11170 kvm_tsc_scaling_ratio_frac_bits,
11171 vcpu->arch.tsc_scaling_ratio,
11172 &delta_tsc))
11173 return -ERANGE;
11174
11175 /*
11176 * If the delta tsc can't fit in the 32 bit after the multi shift,
11177 * we can't use the preemption timer.
11178 * It's possible that it fits on later vmentries, but checking
11179 * on every vmentry is costly so we just use an hrtimer.
11180 */
11181 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11182 return -ERANGE;
11183
11184 vmx->hv_deadline_tsc = tscl + delta_tsc;
11185 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11186 PIN_BASED_VMX_PREEMPTION_TIMER);
11187 return 0;
11188}
11189
11190static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11191{
11192 struct vcpu_vmx *vmx = to_vmx(vcpu);
11193 vmx->hv_deadline_tsc = -1;
11194 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11195 PIN_BASED_VMX_PREEMPTION_TIMER);
11196}
11197#endif
11198
48d89b92 11199static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
ae97a3b8 11200{
b4a2d31d
RK
11201 if (ple_gap)
11202 shrink_ple_window(vcpu);
ae97a3b8
RK
11203}
11204
843e4330
KH
11205static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11206 struct kvm_memory_slot *slot)
11207{
11208 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11209 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11210}
11211
11212static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11213 struct kvm_memory_slot *slot)
11214{
11215 kvm_mmu_slot_set_dirty(kvm, slot);
11216}
11217
11218static void vmx_flush_log_dirty(struct kvm *kvm)
11219{
11220 kvm_flush_pml_buffers(kvm);
11221}
11222
11223static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11224 struct kvm_memory_slot *memslot,
11225 gfn_t offset, unsigned long mask)
11226{
11227 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11228}
11229
bf9f6ac8
FW
11230/*
11231 * This routine does the following things for vCPU which is going
11232 * to be blocked if VT-d PI is enabled.
11233 * - Store the vCPU to the wakeup list, so when interrupts happen
11234 * we can find the right vCPU to wake up.
11235 * - Change the Posted-interrupt descriptor as below:
11236 * 'NDST' <-- vcpu->pre_pcpu
11237 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11238 * - If 'ON' is set during this process, which means at least one
11239 * interrupt is posted for this vCPU, we cannot block it, in
11240 * this case, return 1, otherwise, return 0.
11241 *
11242 */
bc22512b 11243static int pi_pre_block(struct kvm_vcpu *vcpu)
bf9f6ac8
FW
11244{
11245 unsigned long flags;
11246 unsigned int dest;
11247 struct pi_desc old, new;
11248 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11249
11250 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
a0052191
YZ
11251 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11252 !kvm_vcpu_apicv_active(vcpu))
bf9f6ac8
FW
11253 return 0;
11254
11255 vcpu->pre_pcpu = vcpu->cpu;
11256 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11257 vcpu->pre_pcpu), flags);
11258 list_add_tail(&vcpu->blocked_vcpu_list,
11259 &per_cpu(blocked_vcpu_on_cpu,
11260 vcpu->pre_pcpu));
11261 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11262 vcpu->pre_pcpu), flags);
11263
11264 do {
11265 old.control = new.control = pi_desc->control;
11266
11267 /*
11268 * We should not block the vCPU if
11269 * an interrupt is posted for it.
11270 */
11271 if (pi_test_on(pi_desc) == 1) {
11272 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11273 vcpu->pre_pcpu), flags);
11274 list_del(&vcpu->blocked_vcpu_list);
11275 spin_unlock_irqrestore(
11276 &per_cpu(blocked_vcpu_on_cpu_lock,
11277 vcpu->pre_pcpu), flags);
11278 vcpu->pre_pcpu = -1;
11279
11280 return 1;
11281 }
11282
11283 WARN((pi_desc->sn == 1),
11284 "Warning: SN field of posted-interrupts "
11285 "is set before blocking\n");
11286
11287 /*
11288 * Since vCPU can be preempted during this process,
11289 * vcpu->cpu could be different with pre_pcpu, we
11290 * need to set pre_pcpu as the destination of wakeup
11291 * notification event, then we can find the right vCPU
11292 * to wakeup in wakeup handler if interrupts happen
11293 * when the vCPU is in blocked state.
11294 */
11295 dest = cpu_physical_id(vcpu->pre_pcpu);
11296
11297 if (x2apic_enabled())
11298 new.ndst = dest;
11299 else
11300 new.ndst = (dest << 8) & 0xFF00;
11301
11302 /* set 'NV' to 'wakeup vector' */
11303 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11304 } while (cmpxchg(&pi_desc->control, old.control,
11305 new.control) != old.control);
11306
11307 return 0;
11308}
11309
bc22512b
YJ
11310static int vmx_pre_block(struct kvm_vcpu *vcpu)
11311{
11312 if (pi_pre_block(vcpu))
11313 return 1;
11314
64672c95
YJ
11315 if (kvm_lapic_hv_timer_in_use(vcpu))
11316 kvm_lapic_switch_to_sw_timer(vcpu);
11317
bc22512b
YJ
11318 return 0;
11319}
11320
11321static void pi_post_block(struct kvm_vcpu *vcpu)
bf9f6ac8
FW
11322{
11323 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11324 struct pi_desc old, new;
11325 unsigned int dest;
11326 unsigned long flags;
11327
11328 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
a0052191
YZ
11329 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11330 !kvm_vcpu_apicv_active(vcpu))
bf9f6ac8
FW
11331 return;
11332
11333 do {
11334 old.control = new.control = pi_desc->control;
11335
11336 dest = cpu_physical_id(vcpu->cpu);
11337
11338 if (x2apic_enabled())
11339 new.ndst = dest;
11340 else
11341 new.ndst = (dest << 8) & 0xFF00;
11342
11343 /* Allow posting non-urgent interrupts */
11344 new.sn = 0;
11345
11346 /* set 'NV' to 'notification vector' */
11347 new.nv = POSTED_INTR_VECTOR;
11348 } while (cmpxchg(&pi_desc->control, old.control,
11349 new.control) != old.control);
11350
11351 if(vcpu->pre_pcpu != -1) {
11352 spin_lock_irqsave(
11353 &per_cpu(blocked_vcpu_on_cpu_lock,
11354 vcpu->pre_pcpu), flags);
11355 list_del(&vcpu->blocked_vcpu_list);
11356 spin_unlock_irqrestore(
11357 &per_cpu(blocked_vcpu_on_cpu_lock,
11358 vcpu->pre_pcpu), flags);
11359 vcpu->pre_pcpu = -1;
11360 }
11361}
11362
bc22512b
YJ
11363static void vmx_post_block(struct kvm_vcpu *vcpu)
11364{
64672c95
YJ
11365 if (kvm_x86_ops->set_hv_timer)
11366 kvm_lapic_switch_to_hv_timer(vcpu);
11367
bc22512b
YJ
11368 pi_post_block(vcpu);
11369}
11370
efc64404
FW
11371/*
11372 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11373 *
11374 * @kvm: kvm
11375 * @host_irq: host irq of the interrupt
11376 * @guest_irq: gsi of the interrupt
11377 * @set: set or unset PI
11378 * returns 0 on success, < 0 on failure
11379 */
11380static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11381 uint32_t guest_irq, bool set)
11382{
11383 struct kvm_kernel_irq_routing_entry *e;
11384 struct kvm_irq_routing_table *irq_rt;
11385 struct kvm_lapic_irq irq;
11386 struct kvm_vcpu *vcpu;
11387 struct vcpu_data vcpu_info;
11388 int idx, ret = -EINVAL;
11389
11390 if (!kvm_arch_has_assigned_device(kvm) ||
a0052191
YZ
11391 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11392 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
efc64404
FW
11393 return 0;
11394
11395 idx = srcu_read_lock(&kvm->irq_srcu);
11396 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11397 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11398
11399 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11400 if (e->type != KVM_IRQ_ROUTING_MSI)
11401 continue;
11402 /*
11403 * VT-d PI cannot support posting multicast/broadcast
11404 * interrupts to a vCPU, we still use interrupt remapping
11405 * for these kind of interrupts.
11406 *
11407 * For lowest-priority interrupts, we only support
11408 * those with single CPU as the destination, e.g. user
11409 * configures the interrupts via /proc/irq or uses
11410 * irqbalance to make the interrupts single-CPU.
11411 *
11412 * We will support full lowest-priority interrupt later.
11413 */
11414
37131313 11415 kvm_set_msi_irq(kvm, e, &irq);
23a1c257
FW
11416 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11417 /*
11418 * Make sure the IRTE is in remapped mode if
11419 * we don't handle it in posted mode.
11420 */
11421 ret = irq_set_vcpu_affinity(host_irq, NULL);
11422 if (ret < 0) {
11423 printk(KERN_INFO
11424 "failed to back to remapped mode, irq: %u\n",
11425 host_irq);
11426 goto out;
11427 }
11428
efc64404 11429 continue;
23a1c257 11430 }
efc64404
FW
11431
11432 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11433 vcpu_info.vector = irq.vector;
11434
b6ce9780 11435 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
efc64404
FW
11436 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11437
11438 if (set)
11439 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11440 else {
11441 /* suppress notification event before unposting */
11442 pi_set_sn(vcpu_to_pi_desc(vcpu));
11443 ret = irq_set_vcpu_affinity(host_irq, NULL);
11444 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11445 }
11446
11447 if (ret < 0) {
11448 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11449 __func__);
11450 goto out;
11451 }
11452 }
11453
11454 ret = 0;
11455out:
11456 srcu_read_unlock(&kvm->irq_srcu, idx);
11457 return ret;
11458}
11459
c45dcc71
AR
11460static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11461{
11462 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11463 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11464 FEATURE_CONTROL_LMCE;
11465 else
11466 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11467 ~FEATURE_CONTROL_LMCE;
11468}
11469
404f6aac 11470static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
6aa8b732
AK
11471 .cpu_has_kvm_support = cpu_has_kvm_support,
11472 .disabled_by_bios = vmx_disabled_by_bios,
11473 .hardware_setup = hardware_setup,
11474 .hardware_unsetup = hardware_unsetup,
002c7f7c 11475 .check_processor_compatibility = vmx_check_processor_compat,
6aa8b732
AK
11476 .hardware_enable = hardware_enable,
11477 .hardware_disable = hardware_disable,
04547156 11478 .cpu_has_accelerated_tpr = report_flexpriority,
6d396b55 11479 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
6aa8b732
AK
11480
11481 .vcpu_create = vmx_create_vcpu,
11482 .vcpu_free = vmx_free_vcpu,
04d2cc77 11483 .vcpu_reset = vmx_vcpu_reset,
6aa8b732 11484
04d2cc77 11485 .prepare_guest_switch = vmx_save_host_state,
6aa8b732
AK
11486 .vcpu_load = vmx_vcpu_load,
11487 .vcpu_put = vmx_vcpu_put,
11488
a96036b8 11489 .update_bp_intercept = update_exception_bitmap,
6aa8b732
AK
11490 .get_msr = vmx_get_msr,
11491 .set_msr = vmx_set_msr,
11492 .get_segment_base = vmx_get_segment_base,
11493 .get_segment = vmx_get_segment,
11494 .set_segment = vmx_set_segment,
2e4d2653 11495 .get_cpl = vmx_get_cpl,
6aa8b732 11496 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
e8467fda 11497 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
aff48baa 11498 .decache_cr3 = vmx_decache_cr3,
25c4c276 11499 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
6aa8b732 11500 .set_cr0 = vmx_set_cr0,
6aa8b732
AK
11501 .set_cr3 = vmx_set_cr3,
11502 .set_cr4 = vmx_set_cr4,
6aa8b732 11503 .set_efer = vmx_set_efer,
6aa8b732
AK
11504 .get_idt = vmx_get_idt,
11505 .set_idt = vmx_set_idt,
11506 .get_gdt = vmx_get_gdt,
11507 .set_gdt = vmx_set_gdt,
73aaf249
JK
11508 .get_dr6 = vmx_get_dr6,
11509 .set_dr6 = vmx_set_dr6,
020df079 11510 .set_dr7 = vmx_set_dr7,
81908bf4 11511 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
5fdbf976 11512 .cache_reg = vmx_cache_reg,
6aa8b732
AK
11513 .get_rflags = vmx_get_rflags,
11514 .set_rflags = vmx_set_rflags,
be94f6b7
HH
11515
11516 .get_pkru = vmx_get_pkru,
11517
6aa8b732 11518 .tlb_flush = vmx_flush_tlb,
6aa8b732 11519
6aa8b732 11520 .run = vmx_vcpu_run,
6062d012 11521 .handle_exit = vmx_handle_exit,
6aa8b732 11522 .skip_emulated_instruction = skip_emulated_instruction,
2809f5d2
GC
11523 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11524 .get_interrupt_shadow = vmx_get_interrupt_shadow,
102d8325 11525 .patch_hypercall = vmx_patch_hypercall,
2a8067f1 11526 .set_irq = vmx_inject_irq,
95ba8273 11527 .set_nmi = vmx_inject_nmi,
298101da 11528 .queue_exception = vmx_queue_exception,
b463a6f7 11529 .cancel_injection = vmx_cancel_injection,
78646121 11530 .interrupt_allowed = vmx_interrupt_allowed,
95ba8273 11531 .nmi_allowed = vmx_nmi_allowed,
3cfc3092
JK
11532 .get_nmi_mask = vmx_get_nmi_mask,
11533 .set_nmi_mask = vmx_set_nmi_mask,
95ba8273
GN
11534 .enable_nmi_window = enable_nmi_window,
11535 .enable_irq_window = enable_irq_window,
11536 .update_cr8_intercept = update_cr8_intercept,
8d14695f 11537 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
38b99173 11538 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
d62caabb
AS
11539 .get_enable_apicv = vmx_get_enable_apicv,
11540 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
c7c9c56c 11541 .load_eoi_exitmap = vmx_load_eoi_exitmap,
967235d3 11542 .apicv_post_state_restore = vmx_apicv_post_state_restore,
c7c9c56c
YZ
11543 .hwapic_irr_update = vmx_hwapic_irr_update,
11544 .hwapic_isr_update = vmx_hwapic_isr_update,
a20ed54d
YZ
11545 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11546 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
95ba8273 11547
cbc94022 11548 .set_tss_addr = vmx_set_tss_addr,
67253af5 11549 .get_tdp_level = get_ept_level,
4b12f0de 11550 .get_mt_mask = vmx_get_mt_mask,
229456fc 11551
586f9607 11552 .get_exit_info = vmx_get_exit_info,
586f9607 11553
17cc3935 11554 .get_lpage_level = vmx_get_lpage_level,
0e851880
SY
11555
11556 .cpuid_update = vmx_cpuid_update,
4e47c7a6
SY
11557
11558 .rdtscp_supported = vmx_rdtscp_supported,
ad756a16 11559 .invpcid_supported = vmx_invpcid_supported,
d4330ef2
JR
11560
11561 .set_supported_cpuid = vmx_set_supported_cpuid,
f5f48ee1
SY
11562
11563 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
99e3e30a
ZA
11564
11565 .write_tsc_offset = vmx_write_tsc_offset,
1c97f0a0
JR
11566
11567 .set_tdp_cr3 = vmx_set_cr3,
8a76d7f2
JR
11568
11569 .check_intercept = vmx_check_intercept,
a547c6db 11570 .handle_external_intr = vmx_handle_external_intr,
da8999d3 11571 .mpx_supported = vmx_mpx_supported,
55412b2e 11572 .xsaves_supported = vmx_xsaves_supported,
b6b8a145
JK
11573
11574 .check_nested_events = vmx_check_nested_events,
ae97a3b8
RK
11575
11576 .sched_in = vmx_sched_in,
843e4330
KH
11577
11578 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11579 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11580 .flush_log_dirty = vmx_flush_log_dirty,
11581 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
25462f7f 11582
bf9f6ac8
FW
11583 .pre_block = vmx_pre_block,
11584 .post_block = vmx_post_block,
11585
25462f7f 11586 .pmu_ops = &intel_pmu_ops,
efc64404
FW
11587
11588 .update_pi_irte = vmx_update_pi_irte,
64672c95
YJ
11589
11590#ifdef CONFIG_X86_64
11591 .set_hv_timer = vmx_set_hv_timer,
11592 .cancel_hv_timer = vmx_cancel_hv_timer,
11593#endif
c45dcc71
AR
11594
11595 .setup_mce = vmx_setup_mce,
6aa8b732
AK
11596};
11597
11598static int __init vmx_init(void)
11599{
34a1cd60
TC
11600 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11601 __alignof__(struct vcpu_vmx), THIS_MODULE);
fdef3ad1 11602 if (r)
34a1cd60 11603 return r;
25c5f225 11604
2965faa5 11605#ifdef CONFIG_KEXEC_CORE
8f536b76
ZY
11606 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11607 crash_vmclear_local_loaded_vmcss);
11608#endif
11609
fdef3ad1 11610 return 0;
6aa8b732
AK
11611}
11612
11613static void __exit vmx_exit(void)
11614{
2965faa5 11615#ifdef CONFIG_KEXEC_CORE
3b63a43f 11616 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
8f536b76
ZY
11617 synchronize_rcu();
11618#endif
11619
cb498ea2 11620 kvm_exit();
6aa8b732
AK
11621}
11622
11623module_init(vmx_init)
11624module_exit(vmx_exit)